# Concurrent Characterization of GaN MOSHEMT Gate Leakage via Electrical and Thermoreflectance Measurements

David Kortge,<sup>1</sup> Kerry Maize,<sup>1</sup> Xiao Lyu,<sup>1</sup> Peter Bermel,<sup>1, a)</sup> Peide Ye,<sup>1</sup> and Ali Shakouri<sup>1</sup> School of Electrical and Computer Engineering, Purdue University, 501 Northwestern Ave., W. Lafayette, IN 47907, USA

(Dated: 22 November 2023)

In this work, we report the first concurrent use of electrical and thermal characterization, via thermoreflectance, to analyze Time Dependent Dielectric Breakdown in GaN MOSHEMTs. Electrically stressing the devices until a failure occurs, then evaluating them via thermoreflectance, revealed a geometric dependence of the failure mode. All soft breakdowns occurred at the mesa edge where the electric field strength was at its strongest, and tunneling current density was at its highest. This breakdown phenomenon at the mesa edge has been seen previously in GaN HEMTs employing a mesa architecture. Possible approaches to mitigate these failures in MOSHEMTs are proposed.

Keywords: GaN MOSHEMT, GaN MISHEMT, time dependent dielectric breakdown

## I. INTRODUCTION

Power electronics that convert alternating to direct current play a critical role in electrical infrastructure; from personal transportation to grid-level battery storage. The current state-of-the-art technology in power electronics is the gallium nitride (GaN) high electron mobility transistor (HEMTs). GaN HEMTs' larger bandgap material and higher operating voltage allow more efficient operation than metal-oxidesemiconductor field effect transistors (MOSFETs), but do come with the drawback of higher gate leakage currents. GaN MOSHEMTs are an attractive successor to GaN HEMTs. The addition of the oxide reduces the gate leakage current, but also introduces new failure modes centered around the gate oxide. The reliability of the gate oxide and understanding how its rate of degradation is influenced by field<sup>1-4</sup>, temperature<sup>1,4,5</sup> and device architecture is imperative before GaN MOSHEMTs can be widely adopted.

GaN HEMT and MOSHEMT failure mechanisms currently being researched include Time Dependent Dielectric Breakdown (TDDB)<sup>3,6–9</sup>, Positive<sup>10–12</sup> and Negative<sup>13</sup> Bias Temperature Instability (BTI), and Inverse Piezoelectric Effect  $(IPE)^{14,15}$ . The failure mode of interest in this work is the Time Dependent Dielectric Breakdown of the gate oxide. TDDB refers to a process whereby a dielectric under a constant stress, will break down with increasing time. TDDB can occur in both enhancement (E-mode) and depletion mode (D-mode) GaN MOSHEMTs. E-mode devices feature a recessed gate<sup>16-19</sup> that locally displaces part of the dielectric stack responsible for inducing the polarization that causes the 2DEG to form. D-mode devices feature non-recessed gates<sup>20-22</sup> where the 2DEG is continuous between source and gate with no gate voltage applied. The devices characterized in this work are D-mode GaN MOSHEMTs.

In the early days of CMOS manufacturing, oxides were thick and operating voltages were high. When a percolation path formed through an oxide, it would lead to a sudden increase in gate leakage current by many orders of magnitude. This formation of an ohmic shunt between the gate and channel would render the transistor failed/broken. This is referred to as hard breakdown.

As CMOS manufacturing technology improved and gate oxides were made thinner to increase device speed, it was discovered that thin oxides don't immediately undergo catastrophic failure as thicker oxides tend to do. Over time, electrons tunneling through the oxide stochastically generate internal defects, causing a gradual uniform increase in the gate leakage current called stress-induced leakage current (SILC). The mechanism of SILC was determined to be the increase in trap-assisted tunneling<sup>23,24</sup> via additional defects created by electrons tunneling through the oxide. Therefore, SILC measurements are an effective way to measure bulk trap density<sup>25</sup>.

When the localized defect density reaches a critical value, a percolation path forms and a localized increase in current occurs. The gate operating voltage is not sufficiently high to cause a catastrophic failure, but instead a localized high conductance path through the oxide is formed, referred to as soft breakdown<sup>8,26,27</sup>. Imaging of these localized leakage pathways has been successfully performed previously using methods such as thermoreflectance for Si<sup>28</sup> and InGaAs<sup>29</sup> devices. In this work, we report the first concurrent use of electrical and thermal characterization, via thermoreflectance, to analyze TDDB in GaN MOSHEMTs using an amorphous Al<sub>2</sub>O<sub>3</sub> gate oxide. This concurrent characterization captures any structural or location based data that would be unavailable with a purely electrical characterization.

The most important difference between amorphous  $Al_2O_3$  (am-AlO) and crystalline  $Al_2O_3$  is the bandgap. The bandgap strongly affects the breakdown voltage, making it vital that the am-AlO used in GaN MOSHEMTs is of the highest quality; as crystalline  $Al_2O_3$  has a bandgap of  $8.7eV^{30}$ , sapphire is approximately  $10eV^{31}$ , and am-AlO can range from 3.2eV to 7.3eV depending on the fabrication process<sup>30,32–35</sup>

## **II. METHODS**

Our process flow for testing and characterization is outlined in Figure 1, and will be discussed in further detail throughout

<sup>&</sup>lt;sup>a)</sup>Electronic mail: pbermel@purdue.edu.

this section. Initial device fabrication was followed by determination of the stress bias to be used for CV stress. Next, individual devices were characterized to determine if they were of sufficient quality to warrant stress tests. Devices that passed this test, were stressed using stress-recovery cycles until they underwent soft breakdown. During this process, they were checked for breakdown after each stress cycle. After electrical stress and characterization was completed, a subset of devices underwent additional stress while being monitored using thermoreflectance (TR) thermal imaging microscopy. Thermoreflectance imaging is a non-contact method that can map the temperature distribution of reflecting surfaces with submicron spatial resolution<sup>36-41</sup>. Here TR imaging was used to optically detect localized heating in the MOSHEMT gate metal and determine how it relates to the power dissipated in the percolation path.



FIG. 1. Outline of Fabrication and Characterization Process for GaN MOSHEMTs. After fabrication, a series of electrical measurements is performed, followed by thermoreflectance imaging to obtain multiple sources of information about device failure.

The characterization and analysis was performed on prototype laboratory devices, with all tested devices co-located on the same sample. The architecture of the device under test (DUT), shown in Figure 2b, is a depletion mode GaN MOSHEMT with an amorphous 5 nm Al<sub>2</sub>O<sub>3</sub> gate oxide applied via atomic layer deposition (ALD). The dimensions that vary between fabricated devices are channel length, ranging from 6.8 to 35.8 µm, and channel width at 10 or 20 µm. Four devices have a gate-to-source distance of 1.25 µm and gate length of 3.35 µm. Remaining devices have a gate-to-source distance of 1.5 µm and gate length of 4.4 µm. Subtracting the gate-to-source distance and gate length from the channel length gives the gate-to-drain distance. An optical micrograph of a representative device is provided in Figure 2a. Further information related to device fabrication can be found in Zhou et al.<sup>42,43</sup>.

Measurements were taken using tungsten probes from Micromanipulator, mounted on a Micromanipulator 6000 probe station in a dark box on top of a vibration isolation table, connected to a Keithley 4200SCS Semiconductor Parameter Analyzer. Our experiments were performed in the dark at room temperature. Substrate temperature was not monitored or actively controlled.

Prior to performing TDDB testing, a group of four devices was tested to determine the appropriate stress bias. With the drain and source grounded, the gate bias was swept from 0



FIG. 2. a) Optical image of sample device. Reference line in figure is  $20 \,\mu m$  long. b) Cross-section along line 'A' from (a) shows device mesa layering as well as conformal gate oxide and gate electrode.

to +5V while measuring gate current. Hard breakdown was found to occur, for all devices, at approximately +4.5V; see Figure 3. Devices were then stressed by cycling the gate voltage from 0V to +4V and back to 0V to determine at what voltage oxide defect density no longer influenced gate leakage current; this was found to be +3.4V. This voltage was chosen as the stress bias to keep the resulting gate leakage currents relatively constant as additional defects were generated in the oxide. Additionally, the gate oxide was characterized at both forward and reverse bias conditions for comparison to other GaN MOSHEMTs; example I-V curve shown in Figure 4. In reverse bias, the 2DEG is depleted and measured gate leakage current is low enough that it is not discernable from noise. This is consistent with the behavior seen in other high quality GaN MISHEMT devices<sup>3,42,44,45</sup>.

Our experiments were performed in the  $V_{DS} = 0$ V state; with DC bias applied to the gate and the source and drain remaining grounded at all times. Prior to degradation, the gate voltage was swept from -0.5 to +3.4V while measuring gate current, to determine if the virgin device gate oxide was al-



FIG. 3. I-V plots of four virgin devices that were stressed beyond hard breakdown to determine desired stress bias



FIG. 4. I-V curve of representative device testing the gate terminal in forward and reverse bias conditions.

ready in the soft breakdown regime; attributed to fabrication defects. Once it was determined that a device was not in soft breakdown, stress testing began.

Testing soft breakdown of each device, 27 in total, consisted of one or more test cycles performed repeatedly until a stop condition was reached. A test cycle includes a stressrecovery degradation period and a post degradation sweep. Degradation consists of biasing the gate to +3.4V for 30 seconds, then 0V for 15 seconds. Immediately following degradation, a post degradation sweep identical to the initial device sweep was performed; typically lasting 2.5 seconds. Evaluation sweeps were determined to have a negligible effect on device degradation due to the minimal time spent at elevated voltages. Test cycles were repeated until a step change in the gate leakage current, measured at  $V_G = +3.4V$ , was observed.



FIG. 5. Circuit equivalent of model used to characterize soft breakdown via two conditions: Stress bias applied before a breakdown event (Switch A closed and Switch B open) and breakdown event while stress bias applied (Switches A and B closed)

The theoretical model for soft breakdown of the gate oxide is based on the SiO<sub>2</sub>/Si percolation model by Alam et al.<sup>8</sup>, using a constant voltage stress, as shown in Figure 5. Figure 5 contains a voltage source and two possible paths for current to flow. For a virgin device that has not undergone soft breakdown, Switch 'B' is open because no percolation path exists. Stress testing begins by closing Switch 'A' and current flows through Path 1 which 1) charges the capacitor created by the gate/oxide/2DEG and 2) causes tunneling current to flow from the gate electrode to the channel with a conductance of  $G_T$ . With no percolation path having formed yet, stress current equals tunneling current. When a percolation path forms through the oxide, Switch 'B' closes and stress current now flows through Path 1 and Path 2. Stress current is now the sum of tunneling current and percolation path current; Equation (1). Percolation path current is approximately two orders of magnitude larger than tunneling current and is a function of voltage and the percolation path conductance, Equation (2),

$$I_{stress} = AJ_{tunnel} + I_{perc} \tag{1}$$

$$I_{perc} = G_0 V^o, \tag{2}$$

where A is the area of the gate and  $J_{tunnel}$  is tunneling current density. The power law fitting parameters,  $G_0$  and  $\delta$ , for each device can be found using the following equations:

$$\delta = \frac{\ln\left(\frac{I_1}{I_2}\right)}{\ln\left(\frac{V_1}{V_2}\right)} \qquad G_0 = \frac{I_{perc}}{V^{\delta}},\tag{3}$$

where  $I_1$  and  $I_2$  are currents measured at gate bias points +0.5V and +3.4V. The voltages of +0.5V and +3.4V,  $V_1$  and  $V_2$  respectively, were chosen in order to avoid noise at low currents near 0V and prevent stressing of devices during I-V data collection. Prior literature has focused on calculating values of  $\delta$  to determine the level of nonlinearity of the breakdown in specific devices, so subsequent analysis will focus on this value.

Following CV stress tests, a subset of seven devices were imaged using thermoreflectance (TR) microscopy to inspect for localized heating due to percolation path current passing through the gate dielectric. I-V data for each device was taken before and after TR imaging. A thermoreflectance measurement is based on the temperature dependence of a material's reflectance. Because the magnitude of material thermoreflectance is very small for most materials, on the order of one part in 10,000 for each degree Kelvin, measurements with good temperature resolution require averaging. Our imaging method uses lock-in amplification. The device under test was modulated by a low duty-cycle voltage pulse signal with repetition rates in the kilohertz range. Resulting modulation of device reflectance over the microscope's full field of view was recorded by a camera and averaged for several minutes.

Thermoreflectance magnitude varies for different materials and for different wavelengths of incident illumination. Our study imaged the top gold surface of the MOSHEMT gate. For incident illumination of 530 nm, the thermoreflectance response of the gold gate was experimentally determined to be  $3.1(3) \times 10^{-4} \text{ K}^{-1}$ . Averaging for ten minutes produced images with noise floor of 0.09 K. The TR data was overlaid with the optical image of a microscope to give the final image. Diffraction limited spatial resolution in the TR image was calculated to be 640 nm using a 0.7 numerical aperture, 100X objective, and 530 nm incident illumination. Spatial resolution of the images was an important metric in this study, as the size and localization of hotspots due to stress induced gate leakage are not known. Other methods such as light emission microscopy<sup>46,47</sup> have been used previously to determine oxide breakdown location, via emission of IR radiation, but diffraction limited spatial resolution is typically greater than one micron using IR based methods. TR imaging can achieve an order of magnitude better spatial resolution using visible wavelength illumination.

The TR setup used to collect images is a hand-built setup. The process for gathering TR data began with establishing good probe contact at the device source, drain, and gate. Then a manual I-V measurement was taken by keeping the source and drain grounded, and sweeping the gate bias from -0.5V to +3.4V. Thermal images were then collected using 500 µ sec pulses with a 20% duty cycle, at the desired gate bias, and an averaging time of ten minutes. The gate bias was increased for successive images from 0V to +3.4V. Once all images were collected, a post-imaging manual I-V measurement was performed in the same manner as before. The setup has a spatial resolution of 800 nm and a temperature resolution of 10 mK. Spatial resolution is diffraction limited, with the numerical aperture equal to 0.7, and incident illumination of 530 nm. The minimum measurable temperature is 90 mK above equilibrium: the noise floor.

## III. RESULTS AND ANALYSIS



FIG. 6. I-V curves for two representative devices at three different stages of the experiment: 1) pre-stress 2) post-soft breakdown and 3) post-thermoreflectance. The Device 1 percolation path has a  $\delta$  of 3.58 and the Device 2 percolation path has a  $\delta$  of 7.72.

Prior to stress testing, all virgin devices yield similar I-V characteristics to those observed during stress bias determination; see Figures 3 and 6. This behavior includes no detectable change in gate current from -0.5V to +0.5V, then a region of exponential growth up to approximately +3V, and a final steeper region from +3V to +3.4V. I-V data immediately prior to soft breakdown was subtracted from post-breakdown I-V data to capture the I-V characteristic of the percolation path itself; see Figure 6. Some devices show a percolation path current minimum at a non-zero value. This is due to current values near the noise floor being subtracted from one another and has no physical significance; hence  $V_1 = +0.5V$ . Applying Equation 3 to the percolation path I-V data at +0.5V and +3.4V, gives min/mean/max  $\delta$  values of 3.5/4.8/8.1.



FIG. 7. Evolution of gate leakage current of four representative devices. Devices A, B, and D all undergo progressive breakdown (PBD), ranging from a few seconds to a few minutes, before a percolation path is formed. Device C on the other hand, shows no signs of progressive breakdown on any time scale.

Data regarding the amount of stress each device underwent prior to soft breakdown was also collected. Figure 7 displays the evolution of gate leakage current of four devices which are representative of the different breakdown behaviors seen across all 27 devices. All four devices shown have similar prebreakdown gate leakage currents at the stress voltage, show a step change in current after formation of a percolation path, and then stabilize at a higher leakage current. The difference in current between pre-breakdown and post-breakdown current is the current from the percolation path; which as mentioned earlier is approximately two orders of magnitude larger than the tunneling current. Where the devices differ is the behavior immediately prior to breakdown. The unpredictable variations in leakage current prior to soft breakdown seen in most devices are referred to as progressive breakdown (PBD)<sup>6</sup>. The duration of PBD prior to soft breakdown ranges from one second for Device C to 2.5 minutes for Device B. There were a few notable exceptions that featured no PBD, such as Device D.

Figure 8 shows a Weibull plot of fluence for most devices. Fluence was used instead of time since the gate leakage currents are not completely identical and using fluence accounts for this variability. The  $\beta$  value is slightly less than one meaning the devices are wearing out consistently as time increases. The following variables were then examined for any correlations: 1) fluence to soft breakdown (fluence) 2) time to soft breakdown ( $t_{SB}$ ) 3) time to first breakdown ( $t_{1BD}$ ) 4) duration of progressive breakdown (DPB) and 5)  $\delta$  values. Fluence was highly correlated with time to soft breakdown (93%) which is expected since the only variation between the two is devices that have large variations in leakage current. Time to soft breakdown and time to first breakdown had an even higher correlation (98%), consistent with Warnock et al.<sup>3</sup>, suggesting a common mechanism for the events. No correlation was found between  $\delta$ , or DPB, and the breakdown events.

Following soft breakdown testing, thermoreflectance imaging was performed on seven devices, with min/mean/max  $\delta$ values of 3.6/5.9/7.8, and resulting thermal images are shown in Figure 9. Six of the seven device images contain hotspots located at the mesa edge opposite the gate contact pad; near the gate finger. These localized temperature increases, ranging from 0.5 to 1.5 K, occur at powers as low as 45  $\mu$ W. After thermoreflectance imaging, I-V data was taken again and  $\delta$  values were recalculated with min/mean/max values of 2.8/3.5/4.0.

The single pixel sized hot spots visible in the channel region, Figure 9, are believed to be measurement noise for a few reasons. First, the channel hot spots' temperatures do not seem to vary with applied power. If they were self-heating hot spots, they would follow Joule's law and vary linearly with power; such as the temperature at the gate. Second, the spatial distribution of the channel hot spots appears random, or Poisson, which is consistent with shot noise in CCD imaging measurements. Real, or shunt, self-heating is usually focused at one primary shunt location, as we see at the gate edge. Third, the thermoreflectance amplitude of the channel hot spots appear to be the same for all the hot spots in the channel. This again is consistent with shot noise but less common with selfheating due to shunts, where most of the power is typically dissipated at a single shunt location. That said, we cannot rule out the possibility that these tiny hot spots are real self-heating localities.



FIG. 8. Weibull distribution of device data. F is the fraction of devices that have achieved soft breakdown.



FIG. 9. Images of each device taken during final thermoreflectance measurement. Hot spots due to localized heating at the percolation path are visible on all but one device.

#### IV. DISCUSSION

Literature values of  $\delta$  for soft breakdown in SiO<sub>2</sub>/Si MOS capacitors are  $\approx 3$  (4.2 nm oxide)<sup>8,48</sup>, with hard breakdown values of  $\approx 2$  (purely ohmic path)<sup>8</sup>. Immediately following soft breakdown, the  $\delta$  values were much larger than 3, but approached 3 as device stressing continued; most likely due to enhanced defect generation at the soft breakdown location from localized high current. This initial degree of high non-linearity could be due to a combination of factors. First, is the differences in device architecture between our GaN MOSHEMTs and the SiO<sub>2</sub>/Si MOS capacitors. The GaN MOSHEMTs utilized herein are depletion-type (normally ON) unlike the MOS capacitors and have different carrier dynamics and material stackups. Second, the mesa architecture of the GaN MOSHEMTs results in field concentration at the mesa edge where the 2DEG is closest to the gate electrode. This field concentration, which will be discussed shortly, is not present in the planar architecture of the SiO<sub>2</sub>/Si MOS capacitors.

The decrease in  $\delta$  values, and associated non-linearity of the percolation path, during thermoreflectance measurements is a result of the additional stress imposed by the TR measurement process itself. Since the percolation path is present after soft breakdown, and considered highly localized, a worthwhile comparison of fluence from stress testing and TR measurements is not viable. Instead, total charge transferred from channel to gate is compared. For Device 2 from Figure 6, stress testing applied a total stress of  $6.06 \times 10^{-4}$  C while TR measurement stress totaled  $2.26 \times 10^{-2}$  C. The additional stress induced on the device is also evident by the joule heating detected during the TR measurements themselves. This additional stress increases the defect density in the percolation path, increasing its conductivity.

Thermoreflectance images reveal that all hotspots that occurred during stress testing, occur at the mesa edge near the gate finger. The suspected reason for hot spot formation preferentially occurring at the gate finger, instead of the contact side of the mesa, is due to using e-beam evaporation which is not a conformal deposition method. The line-of-sight nature of e-beam evaporation causes shadowing which in this case may have caused a small gap between the gate electrode and the gate oxide on the contact side; reducing the field strength on that side of the mesa. This characteristic of e-beam evaporation should not appear in future devices that feature the solutions discussed later in this work. SEM imaging of the gate finger near the mesa edge after TR hotspot imaging, showed no degradation when compared with virgin devices. These hotspots are the locations where percolation paths form and coincide with the high lateral electric field through the gate oxide. The lateral electric field strength, Elateral, is 6.8 MV/cm and the vertical electric field strength, Evertical, is 1.3 MV/cm; from 2DEG to gate electrode at +3.4V. Spillover of electrons moving vertically through the stack may buildup at the bottom of the oxide, increasing  $E_{vertical}$ .

Leakage from the channel to the gate laterally through the sidewall of the mesa, known as *sidewall leakage*, is an undesirable by-product of the mesa architecture and was originally discovered in InAlAs/InGaAs HFETs<sup>49</sup> and resulted in increased subthreshold and forward gate leakage currents while reducing the device breakdown voltage. Later, Mojaver et al.<sup>50</sup> discovered and characterized the same behavior in AlGaN/GaN HFETs looking specifically at the reverse gate-current. Three solutions have been found to limit sidewall leakage in mesa architectures: 1) selective sidewall recessing<sup>51</sup> 2) RoundHEMT<sup>52</sup> and 3) oxide spacers<sup>53</sup>.

For InAlAs/InGaAs heterostructures, selective sidewall recessing is able to eliminate sidewall leakage. The recessing step is performed immediately after mesa isolation, by dipping the wafer in a solution that etches the exposed channel material and leaves the remainder of the structure unaffected. When the gate electrode is deposited via lift-off, an air gap remains between the channel and gate, insulating the channel and preventing sidewall leakage.

Another solution for sidewall leakage, originally proposed by Marso et al., is the RoundHEMT architecture. It doesn't rely on etch selectivity, so is agnostic to the material system. RoundHEMT, as the name implies, completely surrounds the drain contact with the gate contact in a more or less planar architecture. This is a change of the overall architecture and not a solution for the mesa architecture itself.

For AlGaN/GaN material systems selective sidewall recessing is not possible due to the higher chemical stability of GaN compared to InGaAs; so oxide spacers are used. This solution deposits a layer of tetraethyl orthosilicate (TEOS) oxide after mesa isolation. The oxide deposition is conformal and when through-etched, it leaves oxide spacers along the mesa sidewalls. When the gate electrode is deposited, the oxide spacers provide additional separation and insulation between the gate and 2DEG. This solution to sidewall leakage is the most favorable as it is applicable to the AlGaN/GaN material system and doesn't change the entire architecture of the devices, as RoundHEMT would.

### V. CONCLUSION

We have examined gate oxide soft breakdown in mesa-style GaN MOSHEMTs via I-V plots and thermoreflectance imaging. We found that when the device gate is subjected to a constant voltage stress, in forward bias, soft breakdown is most likely to occur at the mesa edge where the electric field strength is strongest; concentrated where the distance between the 2DEG and gate electrode is smallest. A solution is proposed, oxide spacers, that is compatible with the material system and standard CMOS fabrication processes.

Future work will consist of 1) integrating the solution, outlined herein, to high field strength localized at the mesa edge 2) determination of the best overall gate insulator by integrating the electrical and thermal characterization so the imaging may be done *in situ* and 3) further characterization of the traps generated in the gate oxide.

The areas where using multiple concurrent device characterization methods has the most potential for impact are device reliability testing and quality control. Electrical characterization measurements are based on averages and spatial resolution can only be achieved if a specialized structure is used<sup>54</sup>. The electrical data, based on averages, then has to be analyzed according to a model to give useful information. Using thermoreflectance concurrently with electrical tests, gives spatial data on device behavior allowing production level devices to be evaluated without having to interrogate the raw data.

### ACKNOWLEDGMENTS

We acknowledge support from the Department of Energy (grant DE-EE0004946), the National Science Foundation (grants EEC1454315-CAREER, EEC-1227110, and CBET-1855882), and the Office of Naval Research (grants N000014-15-1-2833 and N00014-19-S-B001). We also thank Muhammad Ashraf Alam for valuable discussions, and our research group for assistance with our experiments.

#### DATA AVAILABILITY

The data that support the findings of this study are available from the corresponding author upon reasonable request.

#### REFERENCES

- <sup>1</sup>Y. Qi, Y. Zhu, J. Zhang, X. Lin, K. Cheng, L. Jiang, and H. Yu, "Evaluation of lpcvd sin x gate dielectric reliability by tddb measurement in sisubstrate-based algan/gan mis-hemt," IEEE Transactions on Electron Devices **65**, 1759–1764 (2018).
- <sup>2</sup>T.-L. Wu, D. Marcon, B. De Jaeger, M. Van Hove, B. Bakeroot, S. Stoffels, G. Groeseneken, S. Decoutere, and R. Roelofs, "Time dependent dielectric breakdown (tddb) evaluation of pe-ald sin gate dielectrics on algan/gan recessed gate d-mode mis-hemts and e-mode mis-fets," in *2015 IEEE International Reliability Physics Symposium* (IEEE, 2015) pp. 6C–4.
- <sup>3</sup>S. Warnock and J. A. del Alamo, "Progressive breakdown in high-voltage GaN MIS-HEMTs," in 2016 IEEE International Reliability Physics Symposium (IRPS) (2016) pp. 4A–6–1–4A–6–6.
- <sup>4</sup>X. Liu, S. Zhang, K. Wei, Y. Zhang, H. Yin, X. Chen, S. Huang, G. Liu, Y. Zheng, T. Yuan, *et al.*, "Improved stability of gan mis-hemt with 5-nm plasma-enhanced atomic layer deposition sin gate dielectric," IEEE Electron Device Letters **43**, 1408–1411 (2022).
- <sup>5</sup>E. S. Lee, L. Hurtado, J. Joh, S. Krishnan, S. Pendharkar, and J. A. Del Alamo, "Time-dependent dielectric breakdown under ac stress in gan mis-hemts," in *2019 IEEE International Reliability Physics Symposium (IRPS)* (IEEE, 2019) pp. 1–5.
- <sup>6</sup>J. A. del Alamo, A. Guo, and S. Warnock, "Gate dielectric reliability and instability in GaN metal-insulator-semiconductor high-electron-mobility transistors for power electronics," Journal of Materials Research **32**, 3458– 3468 (2017).
- <sup>7</sup>H.-S. Kim, S.-K. Eom, K.-S. Seo, H. Kim, and H.-Y. Cha, "Timedependent dielectric breakdown of recessed AlGaN/GaN-on-Si MOS-HFETs with PECVD SiO2 gate oxide," Vacuum 155, 428–433 (2018).
- <sup>8</sup>M. Alam, B. Weir, and P. Silverman, "A study of soft and hard breakdown - Part I: Analysis of statistical percolation conductance," IEEE Transactions on Electron Devices **49**, 232–238 (Feb./2002).
- <sup>9</sup>M. Alam, B. Weir, and P. Silverman, "A study of soft and hard breakdown - Part II: Principles of area, thickness, and voltage scaling," IEEE Transactions on Electron Devices **49**, 239–246 (2002).
- <sup>10</sup>A. Guo and J. A. del Alamo, "Positive-bias temperature instability (PBTI) of GaN MOSFETs," in 2015 IEEE International Reliability Physics Symposium (2015) pp. 6C.5.1–6C.5.7.
- <sup>11</sup>E. Acurio, F. Crupi, P. Magnone, L. Trojman, G. Meneghesso, and F. Iucolano, "On recoverable behavior of PBTI in AlGaN/GaN MOS-HEMT," Solid-State Electronics **132**, 49–56 (2017).
- <sup>12</sup>T.-L. Wu, J. Franco, D. Marcon, B. De Jaeger, B. Bakeroot, S. Stoffels, M. Van Hove, G. Groeseneken, and S. Decoutere, "Toward Understanding Positive Bias Temperature Instability in Fully Recessed-Gate GaN MIS-FETs," IEEE Transactions on Electron Devices **63**, 1853–1860 (2016).
- <sup>13</sup>A. Guo and J. A. del Alamo, "Negative-bias temperature instability of GaN MOSFETs," in 2016 IEEE International Reliability Physics Symposium (IRPS) (2016) pp. 4A–1–1–4A–1–6.
- <sup>14</sup>J. del Alamo and J. Joh, "GaN HEMT reliability," Microelectronics Reliability **49**, 1200–1206 (2009).
- <sup>15</sup>J. Joh, F. Gao, T. Palacios, and J. A. del Alamo, "A model for the critical voltage for electrical degradation of GaN high electron mobility transistors," Microelectronics Reliability 2009 Reliability of Compound Semiconductors (ROCS) Workshop), **50**, 767–773 (2010).
- <sup>16</sup>Y. He, H. Gao, C. Wang, Y. Zhao, X. Lu, C. Zhang, X. Zheng, L. Guo, X. Ma, and Y. Hao, "Comparative study between partially and fully recessed-gate enhancement-mode algan/gan mis hemt on the breakdown mechanism," physica status solidi (a) **216**, 1900115 (2019).
- <sup>17</sup>M. Kanamura, T. Ohki, T. Kikkawa, K. Imanishi, T. Imada, A. Yamada, and N. Hara, "Enhancement-mode gan mis-hemts with n-gan/i-aln/n-gan triple cap layer and high-*k* gate dielectrics," IEEE Electron Device Letters **31**, 189–191 (2010).
- <sup>18</sup>H.-S. Kim, M.-J. Kang, J. J. Kim, K.-S. Seo, and H.-Y. Cha, "Effects of recessed-gate structure on algan/gan-on-sic mis-hemts with thin aloxny mis gate," Materials **13**, 1538 (2020).
- <sup>19</sup>T.-L. Wu, S.-W. Tang, and H.-J. Jiang, "Investigation of recessed gate algan/gan mis-hemts with double algan barrier designs toward an enhancement-mode characteristic," Micromachines 11, 163 (2020).

- <sup>20</sup>M. Van Hove, S. Boulay, S. R. Bahl, S. Stoffels, X. Kang, D. Wellekens, K. Geens, A. Delabie, and S. Decoutere, "Cmos process-compatible highpower low-leakage algan/gan mishemt on silicon," IEEE Electron Device Letters **33**, 667–669 (2012).
- <sup>21</sup>P. Ye, B. Yang, K. Ng, J. Bude, G. Wilk, S. Halder, and J. Hwang, "Gan metal-oxide-semiconductor high-electron-mobility-transistor with atomic layer deposited al 2 o 3 as gate dielectric," Applied Physics Letters 86, 063501 (2005).
- <sup>22</sup>K. Geng, D. Chen, Q. Zhou, and H. Wang, "Algan/gan mis-hemt with pecvd sinx, sion, sio2 as gate dielectric and passivation layer," Electronics 7, 416 (2018).
- <sup>23</sup>R. Rofan and C. Hu, "Stress-induced oxide leakage," IEEE Electron Device Letters **12**, 632–634 (1991).
- <sup>24</sup>Moazzami and Chenming Hu, "Stress-induced current in thin silicon dioxide films," in *International Technical Digest on Electron Devices Meeting* (IEEE, San Francisco, CA, USA, 1992) pp. 139–142.
- <sup>25</sup>M. Alam, "SILC as a measure of trap generation and predictor of T/sub BD/ in ultrathin oxides," IEEE Transactions on Electron Devices **49**, 226– 231 (Feb./2002).
- <sup>26</sup>P. Olivo, T. Nguyen, and B. Ricco, "High-field-induced degradation in ultra-thin SiO/sub 2/ films," IEEE Transactions on Electron Devices 35, 2259–2267 (1988).
- <sup>27</sup>Seok-Hee Lee, Byung-Jin Cho, Jong-Choul Kim, and Soo-Han Choi, "Quasi-breakdown of ultrathin gate oxide under high field stress," in *Proceedings of 1994 IEEE International Electron Devices Meeting* (IEEE, San Francisco, CA, USA, 1994) pp. 605–608.
- <sup>28</sup>G. Tessier, C. Filloy, M. Polignano, I. Mica, G. Jerosolimski, S. Holé, and D. Fournier, "High resolution thermoreflectance imaging on transistor arrays with defect-induced leakage," in *Journal de Physique IV (Proceedings)*, Vol. 125 (EDP sciences, 2005) pp. 423–425.
- <sup>29</sup>S. Shin, M. A. Wahab, M. Masuduzzaman, K. Maize, J. Gu, M. Si, A. Shakouri, D. Y. Peide, and M. A. Alam, "Direct observation of self-heating in iii–v gate-all-around nanowire mosfets," IEEE Transactions on Electron Devices **62**, 3516–3523 (2015).
- <sup>30</sup>S. Canulescu, K. Rechendorff, C. Borca, N. Jones, K. Bordo, J. Schou, L. Pleth Nielsen, S. Hoffmann, and R. Ambat, "Band gap structure modification of amorphous anodic al oxide film by ti-alloying," Applied Physics Letters **104**, 121910 (2014).
- <sup>31</sup>H.-J. Shih, I. Lo, Y.-C. Wang, C.-D. Tsai, Y.-C. Lin, Y.-Y. Lu, and H.-C. Huang, "Growth and characterization of gan/in x ga1- x n/in y all- y n quantum wells by plasma-assisted molecular beam epitaxy," Crystals 12, 417 (2022).
- <sup>32</sup>V. Rose, V. Podgursky, I. Costina, and R. Franchy, "Growth of ultrathin amorphous al2o3 films on coal (100)," Surface science **541**, 128–136 (2003).
- <sup>33</sup>H. Momida, T. Hamada, Y. Takagi, T. Yamamoto, T. Uda, and T. Ohno, "Theoretical study on dielectric response of amorphous alumina," Physical Review B **73**, 054108 (2006).
- <sup>34</sup>E. O. Filatova and A. S. Konashuk, "Interpretation of the changing the band gap of al2o3 depending on its crystalline form: connection with different local symmetries," The Journal of Physical Chemistry C **119**, 20755–20761 (2015).
- <sup>35</sup>V. Afanas' Ev, M. Houssa, A. Stesmans, C. Merckling, T. Schram, and J. Kittl, "Influence of al2o3 crystallization on band offsets at interfaces with si and tinx," Applied Physics Letters **99**, 072103 (2011).
- <sup>36</sup>S. Alajlouni, K. Maize, P. Bermel, and A. Shakouri, "Thermoreflectance Imaging of Electromigration in Aluminum Interconnects at Different Ambient Temperatures," in ASME 2019 International Technical Conference and Exhibition on Packaging and Integration of Electronic and Photonic Microsystems (American Society of Mechanical Engineers Digital Collection, 2019).
- <sup>37</sup>M. Farzaneh, K. Maize, D. Lüerßen, J. A. Summers, P. M. Mayer, P. E. Raad, K. P. Pipe, A. Shakouri, R. J. Ram, and J. A. Hudgings, "CCD-based thermoreflectance microscopy: Principles and applications," Journal of Physics D: Applied Physics 42, 143001 (2009).
- <sup>38</sup>K. Maize, E. Heller, D. Dorsey, and A. Shakouri, "Fast transient thermoreflectance CCD imaging of pulsed self heating in AlGaN/GaN power transistors," in 2013 IEEE International Reliability Physics Symposium (IRPS) (2013) pp. CD.2.1–CD.2.3.

- <sup>39</sup>K. Maize, G. Pavlidis, E. Heller, L. Yates, D. Kendig, S. Graham, and A. Shakouri, "High Resolution Thermal Characterization and Simulation of Power AlGaN/GaN HEMTs Using Micro-Raman Thermography and 800 Picosecond Transient Thermoreflectance Imaging," in 2014 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS) (2014) pp. 1–8.
- <sup>40</sup>K. Maize, H. Zhou, P. D. Ye, and A. Shakouri, "High resolution thermal imaging of pre-breakdown in power AlGaN/GaN MOSHEMTs," in 2017 IEEE International Reliability Physics Symposium (IRPS) (2017) pp. 5C– 3.1–5C–3.7.
- <sup>41</sup>K. Maize, J. Christofferson, and A. Shakouri, "Transient Thermal Imaging Using Thermoreflectance," in 2008 Twenty-Fourth Annual IEEE Semiconductor Thermal Measurement and Management Symposium (2008) pp. 55–58.
- <sup>42</sup>H. Zhou, X. Lou, N. J. Conrad, M. Si, H. Wu, S. Alghamdi, S. Guo, R. G. Gordon, and P. D. Ye, "High-Performance InAlN/GaN MOSHEMTs Enabled by Atomic Layer Epitaxy MgCaO as Gate Dielectric," IEEE Electron Device Letters **37**, 556–559 (2016).
- <sup>43</sup>H. Zhou, Atomic Layer Epitaxy Dielectric Based GaN MOS Devices and Beyond, Ph.D., Purdue University, United States – Indiana (2017).
- <sup>44</sup>M. R. Hasan, A. Motayed, M. S. Fahad, and M. V. Rao, "Fabrication and comparative study of dc and low frequency noise characterization of gan/algan based mos-hemt and hemt," Journal of Vacuum Science & Technology B, Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena **35**, 052202 (2017).
- <sup>45</sup>K. Nishiguchi, S. Kaneki, S. Ozaki, and T. Hashizume, "Current linearity and operation stability in al2o3-gate algan/gan mos high electron mobility transistors," Japanese Journal of Applied Physics 56, 101001 (2017).

- <sup>46</sup>F. Monsieur, E. Vincent, D. Roy, S. Bruyere, J. Vildeuil, G. Pananakakis, and G. Ghibaudo, "A thorough investigation of progressive breakdown in ultra-thin oxides. Physical understanding and application for industrial reliability assessment," in 2002 IEEE International Reliability Physics Symposium. Proceedings. 40th Annual (Cat. No.02CH37320) (2002) pp. 45–54.
- <sup>47</sup>A. Halimaoui' and G. Ghibaud, "Breakdown Characteristics of ultra thin gate oxides following field and temperature stresses," Solid-State Electronics **41**, 5 (1996).
- <sup>48</sup>M. Houssa, T. Nigam, P. W. Mertens, and M. M. Heyns, "Soft breakdown in ultrathin gate oxides: Correlation with the percolation theory of nonlinear conductors," Applied Physics Letters **73**, 514–516 (1998).
- <sup>49</sup>S. R. Bahl, M. Leary, and J. Del Alamo, "Mesa-sidewall gate leakage in inalas/ingaas heterostructure field-effect transistors," IEEE transactions on electron devices **39**, 2037–2043 (1992).
- <sup>50</sup>C. Xu, J. Wang, H. Chen, F. Xu, Z. Dong, Y. Hao, and C. P. Wen, "The leakage current of the schottky contact on the mesa edge of algan/gan heterostructure," IEEE electron device letters 28, 942–944 (2007).
- <sup>51</sup>S. R. Bahl and I. Del Alamo, "Elimination of mesa-sidewall gate leakage in inalas/ingaas heterostructures by selective sidewall recessing," IEEE Electron Device Letters 13, 195–197 (1992).
- <sup>52</sup>M. Marso, K. Schimpf, A. Fox, A. Van der Hart, H. Hardtdegen, M. Hollfelder, P. Kordos, and H. Lüth, "Novel hemt layout: the roundhemt," Electronics Letters **31**, 589–591 (1995).
- <sup>53</sup>P. Liu, C. Xie, F. Zhang, J. Chen, and D. Chen, "Elimination of gate leakage in gan fets by placing oxide spacers on the mesa sidewalls," IEEE electron device letters **34**, 1232–1234 (2013).
- <sup>54</sup>M. A. Alam, D. Varghese, and B. Kaczer, "Theory of Breakdown Position Determination by Voltage- and Current-Ratio Methods," IEEE Transactions on Electron Devices 55, 3150–3158 (2008).