## A critical review of recent progress on negative capacitance field-effect transistors

Cite as: Appl. Phys. Lett. 114, 090401 (2019); https://doi.org/10.1063/1.5092684 Submitted: 13 February 2019 . Accepted: 14 February 2019 . Published Online: 08 March 2019

Muhammad A. Alam 📵, Mengwei Si 📵, and Peide D. Ye 📵







**Applied Physics Reviews** Now accepting original research 2017 Journal Impact Factor:



### A critical review of recent progress on negative capacitance field-effect transistors

Cite as: Appl. Phys. Lett. 114, 090401 (2019); doi: 10.1063/1.5092684 Submitted: 13 February 2019 · Accepted: 14 February 2019 · Published Online: 8 March 2019







Muhammad A. Alam, 10 Mengwei Si, 10 and Peide D. Ye 10





#### **AFFILIATIONS**

School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana 47907, USA

<sup>a)</sup>Authors to whom correspondence should be addressed: alam@purdue.edu, msi@purdue.edu, and yep@purdue.edu

https://doi.org/10.1063/1.5092684

The remarkable progress of electronics in the 20th century sometimes obscures the dramatic story of repeated reinvention of the underlying device technology. The reinventions were catalyzed by the limits of power dissipation and self-heating for the corresponding device technologies. In the 1950s, when the vacuum tubes reached the power dissipation limits, the more power efficient bipolar transistors took over. In the 1980s, bipolar transistors were replaced by an even more power efficient technology based on complementary metaloxide-semiconductor (CMOS) field-effect transistors (FETs). As power consumption, self-heating and scaling considerations threaten the scaling of CMOS at the twilight of Moore's law, it is not surprising that researchers are once again looking for a more scalable and energy-efficient replacement, such as tunnel FETs, nano-electromechanical-FETs,<sup>2</sup> spin-FETs,<sup>3</sup> phase-FETs.<sup>4</sup> The negative capacitance field-effect transistor (NC-FET) proposed by Salahuddin and Datta<sup>5</sup> is a recent entry to the list.

The so-called Boltzmann tyranny defines the fundamental thermionic limit of the subthreshold slope (SS) of a MOSFET at 60 mV/dec at room temperature, and therefore precludes lowering of the supply voltage and the overall power consumption. As shown in Fig. 1(a), a negative capacitance field-effect transistor (NC-FET) adds a thin-layer of ferroelectric (FE) material to the existing gate oxide of a MOSFET.

The theory suggests that the consequence of this "trivial" change can be dramatic with complete disappearance of ferroelectric hysteresis ( $\Delta V$ ), Fig. 1(b). The internal voltage at the FE-oxide interface would be larger than the gate voltage, so that the SS will reduce below the Boltzmann limit of 60 mV/dec at room temperature, as shown in Fig. 1(c). As a result, the on-current (I<sub>on</sub>) would be reached at a lower supply voltage (VDD) and the power consumption would be reduced significantly. Moreover, Fig. 1(d) shows that unlike a traditional MOSFET, the threshold voltage (V<sub>th</sub>) would actually increase as V<sub>DD</sub> increases, making transistor scaling easier. The elegant simplicity of the device concept and the urgent need for a new "transistor" at the

twilight of the Moore's law have inspired many researchers in industry and academia to explore the physics and technology of the NC-FET, and since 2008, hundreds of papers have been published.

Despite the simplicity of the original NC-FET theory,<sup>5</sup> the experimental data accumulated over the years [Fig. 1(e)] show a relatively broad scatter. This level of scatter is not unexpected for a fundamentally new class of transistor. However, in the context of the frantic pace of activities, scatter in the published data, challenges of characterization, and emergence of a diversity of models used to interpret the results, some researchers have asked thoughtful and interesting questions regarding the physics and viability of the device technology which are summarized in the following discussion.

The questions related to the basic issue of polarization of the thin ferroelectric layer are shown in Fig. 1(a). In a NC-FET, the series addition of a sufficiently large positive (i.e., gate or depletion) capacitor is expected to stabilize the FE in the zero polarization state. In the original NC-FET theory,5 the NC effect (also called "quasi-static NC") is realized without polarization switching. In contrast, the "transient NC" effect requires and is associated with real polarization switching. Theoretically, the zero polarization state can be interpreted either by a single-domain or a multi-domain model. In the single domain approximation, each unit cell of the stabilized FE individually has zero polarization because the atoms are symmetrically placed within the cell and the charge centroids are co-located so that it resembles a normal dielectric under zero electric field, but with an enhanced dielectric constant. In a multi-domain approximation, zero polarization is achieved by having an equal number of up- vs. down-polarized unit cells. Traditionally, many phenomena of ferroelectricity have been explained in terms of a multi-domain approximation, while the single domain approximation is essential to the operation of an NC-FET. To distinguish between single vs. multi-domain interpretations, the confusion arises because the underlying issues are often phrased in terms of a variety of related or unrelated questions. For clarity, these questions must be addressed separately, and the interpretations must be self-



FIG. 1. (a) Schematic image of a NC-FET with ferroelectric and conventional dielectric as the gate stack. (b) The fundamental difference in transfer characteristics of a Fe-FET versus a NC-FET which has an anti-clockwise hysteresis or zero-hysteresis, respectively. (c) Expected steep-slope less than 60 mV/dec at room temperature for a NC-FET. (d) Expected negative DIBL and negative drain resistance for a NC-FET. (e) Summary of the reported representative data in the literature in terms of SS versus hysteresis in transfer characteristics (Si, <sup>26</sup>, <sup>28</sup>, <sup>28</sup>, <sup>23</sup>-<sup>36</sup>, <sup>41-45</sup>, <sup>47</sup> Ge/GeSn, <sup>48-53</sup> 2D, <sup>56-60</sup> InGaAs <sup>65</sup>). SS is plotted as the larger SS in forward and reverse gate sweeps and only when both are available. Data without explicitly reported hysteresis are plotted with 1 mV hysteresis. (f) Summary of reported exhibit times of representative ferroelectric films versus the electric field by different characterization methods in the literature. [BTO (R-C), <sup>80</sup> PZT/PNZT (R-C), <sup>90-93</sup> P(VDF-TrFE) (R-C), <sup>94</sup> FE:HfO<sub>2</sub> (I-V), <sup>77,95-98</sup> FE:HfO<sub>2</sub> (ring oscillator), <sup>43,79</sup> FE:HfO<sub>2</sub> (optical), <sup>78</sup>].

consistent, i.e., a single model must interpret *all* the relevant experiments. The goals of this article are (a) to organize and compare the results of various experiments and modeling efforts published to date, (b) to use the information gathered to answer a set of important questions in the field, and (c) to suggest a protocol for reporting NC-FET experiments. In this rapidly evolving field, we cannot offer conclusions, but simply provide some starting points for a coherent discussion.

In essence, there are three types of questions regarding a NC-FET.

#### 1. Can a capacitor be negative? Is there any device that unambiguously demonstrated negative capacitance?

The answer is yes. The negative capacitance associated with a micro-electro-mechanical (MEM) switch can be unambiguously stabilized at any position within the unstable region, demonstrating the existence and the utility of the negative capacitance. A number of experimental results and theoretical calculations support this concept. Although impractical as a MOSFET replacement, a MEM-switch offers

conceptual clarity regarding negative capacitance, because its operation is characterized by a single order parameter related to the air gap.

# 2. Given the domain dynamics, can a FE-based capacitor or FET show negative capacitance? Are the reported transient and steady-state experiments conclusive?

Over the years, four types of experiments shown in Fig. 2 have addressed this question.

In small-signal measurements [Fig. 2(a)], the total capacitance of the stack (at  $V_G=0$ ) is reported to be larger than the capacitance of the dielectric layer,  $^{10-13}$  suggesting the validity of the single-domain approximation. Such DC enhancement was not observed in a multidomain ferroelectric hafnium zirconium oxide (HZO) externally connected to a commercial DE capacitor,  $^7$  or in a FE/DE stack.  $^{8.14}$  The small-signal measurement is considered as a quasi-static measurement without triggering the polarization switching.  $^7$  To explain the apparent discrepancy, some researchers have suggested that the metal interlayer (needed to measure the internal node voltage) fundamentally alters the FE-polarization.  $^{8.9}$  A precise mathematical formulation of the essential difference between the two structures is still being formulated.

In **transient RC measurements** [Fig. 2(b)], a voltage drop across the ferroelectric capacitor is observed when applying a voltage pulse. <sup>15–18</sup> Initially, the phenomenon was interpreted by a single-domain Landau-Khalatnikov (L-K) model with renormalized parameters, and was taken as an unambiguous proof of the existence of a negative capacitance effect in the ferroelectric insulator. <sup>15</sup> Recently, other groups have argued that multi-domain variants, such as the Kolmogorov–Avrami–Ishibashi (KAI) model <sup>19</sup> or Preisach-Miller models <sup>20–22</sup> can also explain the experimental observations. They



**FIG. 2.** Four types of experiments have been used to characterize the negative capacitance effect. (a) Two configurations for the small signal measurement: (i) The internal metallic node separating  $C_{DE}$  and  $C_{FE}$  capacitances is used to measure the voltage/capacitances and (ii) the total capacitance of the FE/DE stack is measured and compared to  $C_{DE}$ . (b) Transient RC measurement: Unlike typical RC decay, the voltage across the ferroelectric capacitor may actually increase. (c) Ramp pulse measurement: Voltage change across the  $C_{DE}$  ( $\Delta V_{DE}$ ) could be larger than the voltage change in  $V_{pulse}$  ( $\Delta V_{pulse}$ ), as a consequence of voltage amplification. (d) Transistor measurement: The sub-60 mV/dec subthreshold slope at room temperature and the hysteresis-free and negative differential resistance are signatures of the NC-FET

attributed the transient voltage-drop to the delay in domain flipping associated with polarization switching and discharging of the dielectric components. <sup>19,21,23,24</sup> This alternate explanation suggests that the transient experiments may not be able to conclusively distinguish between single and multi-domain dynamics.

A third type of measurement involves applying a **ramp voltage pulse** to the series combination of FE and DE capacitors, as shown in Fig. 2(c). A differential voltage amplification on the DE capacitor by the FE capacitor was observed.<sup>25</sup> Once again, the result can be explained by either a single domain or a multi-domain switching model.<sup>22</sup>

Although the small signal, pulse, and ramp voltage experiments have not produced a definitive conclusion, they highlighted the need to distinguish between samples with and without internal nodes, thin vs. thick ferroelectrics, one- vs. two-dimensional analysis, and the importance of leakage current in interpreting the diversity of the results reported to date.<sup>8</sup>

The **fourth and final type of experiments** [Fig. 2(d)] involve fabricating an NC-FET and directly measuring its subthreshold slope, oncurrent, drain-induced barrier lowering (DIBL), and output conductance, as shown in Figs. 1(b)–1(d). The scatter in the NC-FET data shown in Fig. 1(e) could be understood to result from considerations discussed next.

A common pitfall is to confuse NC-FETs with ferroelectric FETs (Fe-FETs). One must not confuse NC-FETs with Fe-FETs; they are structurally identical, but functionally distinct. A Fe-FET has hysteretic I-V characteristics, but a NC-FET does not, see Fig. 1(b). In a NC-FET, the total gate capacitance is positive, which means that the negative capacitance state of the ferroelectric insulator is stabilized in a single state according to the quasi-static NC model.<sup>5</sup> In a Fe-FET, the total gate capacitance is negative (if we use the NC concept to understand the ferroelectric switch), so that the transistor switches between two states with the corresponding hysteresis in the transfer characteristics as highlighted in Fig. 1(b). In addition, if the ferroelectric polarization switching in a Fe-FET happens in the "subthreshold" region, a SS with deep sub-60 mV/dec at room temperature may be observed. However, the deep sub-60 mV/dec in a Fe-FET comes from the ferroelectric polarization switching instead of the negative capacitance effect. Although a NC-FET is fundamentally different from a Fe-FET, a Fe-FET-based logic switch with the hysteresis window less than half of the operating voltage may still offer higher on-current and lower off-current.8 Ultimately, its adoption as a logic switch9 will depend on the variability of the hysteresis window and the fundamental speed of (single or multiple) domain switching.

In the literature, both the Fe-FET (sometimes interpreted as an unstabilized NC-FET) and the quasi-static NC-FET have been studied and reported. The first experimental reports explored the question of "negative capacitance" and steep-switching associated with Si Fe-FETs that used a thick P(VDF-TrFE) polymer as the ferroelectric insulator. The discovery of ferroelectric HfO<sub>2</sub> was an exciting advance, because it enabled CMOS compatible processing of a ferroelectric-gated MOSFET. Quasi-static or stabilized hysteresis-free Si NC-FETs with sub-60 mV/dec SS at room temperature with ferroelectric hafnium zirconium oxide (HZO) as the ferroelectric gate insulator have been reported since 2014. After these works, Si NC-FETs were studied with various gate stacks and structures, which fall into the category of either a Fe-FET (unstabilized NC-FET) as a steep-

slope hysteresis-free NC-FET  $^{41-47}$  with minimum SS down to  $\sim\!40\,\mathrm{mV/dec}$  at room temperature.

NC-FETs with alternate channel materials have also been reported. For example, NC-FETs with a Ge channel were demonstrated. 48-54 A steep subthreshold-slope and a nearly hysteresis-free performance have been observed. 50-53 The first reported 2D NC-FET applied P(VDF-TrFE) polymer as a ferroelectric insulator and MoS<sub>2</sub> as the channel material, but the fabricated device was unstable and double-sweep transfer characteristics were not measured.<sup>55</sup> In 2017, 2D MoS<sub>2</sub> steep-slope and hysteresis-free NC-FETs were demonstrated by careful capacitance matching design. 56-58 Unstabilized NC-FETs with a 2D  $\mathrm{MoS}_2$  channel were also reported. Although they achieved a sub-60 mV/dec SS at room temperature, they featured a counterclockwise hysteresis.<sup>59–62</sup> NC-FETs using other low dimensional materials such as carbon nanotubes<sup>63</sup> and WSe<sub>2</sub><sup>64</sup> have also been reported. Finally, a NC-FET with a III-V semiconductor as the channel was also demonstrated, but hysteresis-free and sub-60 mV/dec SS have not been achieved simutaneously.65

In short, a sweep-voltage and sweep-frequency independent, hysteresis-free I-V characteristic is an essential pre-requisite for the definitive proof of the NC-FET operation. Figure 1(e) shows that despite a large number of NC-FET reports, only a minority of experiments may satisfy the two criteria of being hysteresis free and exhibiting sub-60 mV/dec SS simultaneously.

**Experiments must be interpreted self-consistently.** A single-domain L-K theory anticipates the simultaneous occurrence of reduced SS, negative DIBL, negative drain resistance (NDR)<sup>5,66,67</sup> and noise-suppression of the drain-current as shown in Figs. 1(c) and 1(d) and demonstrated experimentally in Refs. 57 and 68, for example. Thus, if multiple groups were to report these features associated with a single device, it would support the existence of NC-FET operation.

It is important to understand that "multi-domain models" derived from Ginzburg-Landau theory have so far not been able to explain the observed NDR, negative DIBL, and hysteresis-free sub-60 mV/dec slope directly and self-consistently. Rather, the specialized multi-domain models (e.g., KAI, 19 Miller, 20-22,69 and/or Modified Miller 70) interpret the steady state response by suggesting that all steady-state measurements are in fact time-dependent, defined by the sweep rate of measurement. Thus, they interpret the "DC" subthreshold slope as a consequence of time-dependent phase-lag, associated with ferroelectric polarization Also, some models attempt to explain the hysteresisfree operation and NDR by invoking non-ideal charge trapping to compensate the counterclockwise hysteresis.<sup>21,74</sup> Unfortunately, the charge trapping leads to substantially different forward and reverse subthreshold sweeps<sup>74</sup> and cannot explain (essentially) hysteresis-free operation seen in many experiments, as in the bottom left corner of Fig. 1(e). A self-consistent explanation for the observed features remains an important goal for "multi-domain" theory of NC-FET operation.

3. Even if a FE-DE can be stabilized in the NC state, are the dimensions suitable for ultra-scaled transistors beyond the 5 nm technology node? Would it switch fast enough? Given the unique physics of the gate stack, would the technology be reliable and immune from gate dielectric breakdown, negative bias temperature instability, hot carrier degradation, and other perspectives?

The scaling questions are device specific. For example, several groups have reported that the parasitic gate-drain capacitance of a FinFET actually improves the capacitance matching and reduces the

subthreshold slope. 66,67,75 On the other hand, the quantum capacitance of ultra-thin body transistors may negate some of the improvement. Recently, researchers from Global Foundries have reported integrating doped hafnium oxide ferroelectric layers into state-of-theart 14 nm Si FinFET technology and demonstrated that 101 stage ring oscillators show improved SS and actually reduce the active power consumption of the circuits.4

The frequency dependence is another question of interest. Quasistatic NC-FET models argue that transistor operation does not require domain switching, 5,43 so that FE switching speed may not be relevant for NC-FET operation. An in-depth recent analysis, 76 however, concludes that a NC-FET will always switch slower than the corresponding Fe-FET. This limit reflects the fact that while the amount of polarization switching necessary for a NC-FET is substantially smaller than that of a Fe-FET, the internal field in the NC-FET is also substantially smaller than that of the Fe-FET. Therefore, one can view the Fe-FET switching speed [see Fig. 1(f)] as the upper limit of NC-FET switching. A recent experiment has reported a 3.6 ns single pulse response and a 100 ps multi-pulse response of a HfO<sub>2</sub>-based ferroelectric switch,<sup>77</sup> suggesting the possibility of achieving near GHz operation. Single ultrashort pulse measurements could be just limited by obtaining sufficient inversion charges to support FE switching. Finally, a report based on the optical characterization of polarization switching<sup>78</sup> and recent experiments by Global Foundries 43,79 indicate that tens-of-GHz switching may be possible. Figure 1(f) summarizes the representative reports in terms of the ferroelectric switching speed and compares NC-FETs to the current Si transistor technology. 80 The unification of various characterization methodologies and quantification of the damping coefficient in the L-K equation are essential for future progress regarding this topic. Unless new data show otherwise, one may be cautiously optimistic regarding the switching speed of these transistors.

Finally, reliability issues place several important constraints on device operation. 81-84 The voltage application at the dielectric node of the gate-stack suggests that dielectric breakdown considerations would restrict the NC-FET operation at the same on-current with the same interface field, but at a reduced operating voltage. It has been suggested that a V-shaped field profile in the gate-stack9 would lead to biastemperature instability (BTI) issues related to collection of the tunneling, soft-breakdown, and hot carrier injection (HCI)-induced current at the dielectric/ferroelectric interface. 85,86 Fortunately, the interface of defect generation, parasitic gate-drain capacitance, and negative capacitance is likely to suppress the Negative-Bias Temperature Instability (NBTI) degradation—the most important reliability concern for modern MOSFETs.<sup>87</sup> Also, since the HZO transition temperature is sufficiently high, self-heating induced changes in the Landau-coefficients may not be an important issue. Transistor reliability is fundamentally important and establishing NC-FET reliability would be an important goal for future research.

To summarize, the discussion above related to these three questions highlights the fact that a fragmented approach (that only emphasizes the reduction of the subthreshold slope) has created a confusing mix of results in the field. The NC-FET concept must be self-consistently validated by (a) a combination of dielectric and ferroelectric thicknesses, (b) a broad set of sweep ranges and rates, and (c) comprehensive reports of transfer, output, and noise characteristics, demonstrating hysteresis-free operation, negative DIBL, negative drain resistance, and suppression of 1/f noise. It is important to report frequency response of an isolated NC- FET to establish a lower limit of operation of these transistors. Reliability studies of NC-FETs, i.e., stability of charge accumulation and threshold voltage, voltage acceleration and ferroelectric dielectric stack breakdown, are urgently needed. Obviously, as the transistor technology scales below 5 nm node, the critical device dimensions are extremely small, and the questions of integrating sufficiently thick FE-layers into a gate stack as well as ensuring high speed and reliability would become increasing important research topics.

The NC-FET concept provides a unifying perspective to a broad range of device phenomena collectively known as Landau switches, and it allows arbitrary tailoring of the energy landscape. 99,100 Although the validity of quasi-static NC is still being debated, the concept of NC—if conclusively demonstrated—will have broad implications for device physics. Indeed, its conceptual demonstration would open up a broad class of applications including electro-chemical sensing and MEMS-based actuation.<sup>88</sup> In this regard, the experience of thick ferroelectric films should inform, but not constraint future research in the field. The HfO<sub>2</sub>-based ferroelectric films are relatively new to the material/device communities, therefore their properties may be substantially different from traditional ferroelectric materials. The domain dynamics of such a constrained thin film is indeed not known. Given the urgency of finding a new low-power switch, NC-FET research justifiably merits the broad attention and the in-depth analysis it has received from the device physics community over the last decade.

See supplementary material for a summary of all the representative models.

The authors acknowledge valuable discussions with Supriyo Datta, M. S. Lundstrom, K. Karda, S. Salahuddin, Suman Datta, A. I. Khan, K. K. Ng, S. K. Gupta, J. van Houdt, and many other experts in the field. The work was supported in part by ASCENT, one of the six centers in JUMP, a semiconductor Research Corporation (SRC) program sponsored by DARPA.

#### **REFERENCES**

- <sup>1</sup>A. M. Ionescu and H. Riel, Nature **479**, 329 (2011).
- <sup>2</sup>C. Goldsmith, T.-H. Lin, B. Powers, W.-R. Wu, and B. Norvell, in *IEEE MTT* S International Microwave Symposium Digest (1995), p. 91.
- <sup>3</sup>S. Datta and B. Das, Appl. Phys. Lett. **56**, 665 (1990).
- <sup>4</sup>N. Shukla, A. V. Thathachary, A. Agrawal, H. Paik, A. Aziz, D. G. Schlom, S. K. Gupta, R. Engel-Herbert, and S. Datta, Nat. Commun. 6, 7812 (2015).
- <sup>5</sup>S. Salahuddin and S. Datta, Nano Lett. **8**, 405 (2008).
- <sup>6</sup>H. Kam and T.-J. K. Liu, IEEE Trans. Electron Devices **56**, 3072 (2009).
- <sup>7</sup>Z. Liu, M. A. Bhuiyan, and T. P. Ma, in *IEEE International Electron Devices* Meeting (2018), pp. 711-714.
- <sup>8</sup>M. Si, X. Lyu, and P. D. Ye, preprint arXiv:1812.05260 (2018).
- <sup>9</sup>X. Li and A. Toriumi, in *IEEE International Electron Devices Meeting* (2018), pp. 715–718.

  10 A. I. Khan, D. Bhowmik, P. Yu, S. J. Kim, X. Pan, R. Ramesh, and S.
- Salahuddin, Appl. Phys. Lett. 99, 113501 (2011).
- <sup>11</sup>W. Gao, A. Khan, X. Marti, C. Nelson, C. Serrao, J. Ravichandran, R. Ramesh, and S. Salahuddin, Nano Lett. 14, 5814 (2014).
- <sup>12</sup>D. J. R. Appleby, N. K. Ponon, K. S. K. Kwa, B. Zou, P. K. Petrov, T. Wang, N. M. Alford, and A. O'Neill, Nano Lett. 14, 3864 (2014).
- <sup>13</sup>P. Zubko, J. C. Wojdeł, M. Hadjimichael, S. Fernandez-Pena, A. Sené, I. Luk'yanchuk, J.-M. Triscone, and J. Íñiguez, Nature 534, 524 (2016).
- 14M. Hoffmann, B. Max, T. Mittmann, U. Schroeder, S. Slesazeck, and T. Mikolajick, in IEEE International Electron Devices Meeting (2018), pp.

- <sup>15</sup>A. I. Khan, K. Chatterjee, B. Wang, S. Drapcho, L. You, C. Serrao, S. R. Bakaul, R. Ramesh, and S. Salahuddin, Nat. Mater. 14, 182 (2015).
- <sup>16</sup>M. Hoffmann, M. Pešić, K. Chatterjee, A. I. Khan, S. Salahuddin, S. Slesazeck, U. Schroeder, and T. Mikolajick, Adv. Funct. Mater. 26, 8643 (2016).
- <sup>17</sup>M. Kobayashi, N. Ueyama, K. Jang, and T. Hiramoto, in *IEEE International Electron Devices Meeting* (2016), pp. 314–317.
- <sup>18</sup>P. Sharma, J. Zhang, K. Ni, and S. Datta, IEEE Electron Device Lett. 39, 272 (2018).
- <sup>19</sup>Y. J. Kim, H. W. Park, S. D. Hyun, H. J. Kim, K. Do Kim, Y. H. Lee, T. Moon, Y. Bin Lee, M. H. Park, and C. S. Hwang, Nano Lett. 17, 7796 (2017).
- <sup>20</sup>M. Hoffmann, A. I. Khan, C. Serrao, Z. Lu, S. Salahuddin, M. Pešić, S. Slesazeck, U. Schroeder, and T. Mikolajick, J. Appl. Phys. 123, 184101 (2018).
- <sup>21</sup>B. Obradovic, T. Rakshit, R. Hatcher, J. A. Kittl, and M. S. Rodder, in VLSI Technical Digest (2018), pp. 51–52.
- <sup>22</sup>A. K. Saha, S. Datta, and S. K. Gupta, J. Appl. Phys. **123**, 105102 (2018).
- <sup>23</sup>S. C. Chang, U. E. Avci, D. E. Nikonov, S. Manipatruni, and I. A. Young, Phys. Rev. Appl. 9, 14010 (2018).
- <sup>24</sup>K. Ng, S. J. Hillenius, and A. Gruverman, Solid State Commun. 265, 12 (2017).
   <sup>25</sup>A. I. Khan, M. Hoffmann, K. Chatterjee, Z. Lu, R. Xu, C. Serrao, S. Smith, L. W. Martin, C. C. Hu, R. Ramesh, and S. Salahuddin, Appl. Phys. Lett. 111,
- 253501 (2017).

  26G. A. Salvatore, D. Bouvet, and A. M. Ionescu, in *IEEE International Electron*
- Devices Meeting (2008), pp. 479–481.

  27 A. Rusu, G. A. Salvatore, D. Jiménez, and A. M. Ionescu, in *IEEE International Electron Devices Meeting* (2010), pp. 395–398.
- <sup>28</sup> J. Jo, W. Y. Choi, J. D. Park, J. W. Shim, H. Y. Yu, and C. Shin, Nano Lett. 15, 4553 (2015).
- <sup>29</sup>T. S. Böescke, J. Müller, D. Bräuhaus, U. Schröder, and U. Böttger, in *IEEE International Electron Devices Meeting* (2011), pp. 547–550.
- 30 J. Muller, T. S. Boscke, U. Schroder, S. Mueller, D. Brauhaus, U. Bottger, L. Frey, and T. Mikolajick, Nano Lett. 12, 4318 (2012).
- <sup>31</sup>C. H. Cheng and A. Chin, IEEE Electron Device Lett. 35, 274 (2014).
- <sup>32</sup>M. H. Lee, Y. Wei, K. Chu, J. Huang, C. Chen, C. Cheng, M. Chen, H. Lee, Y. Chen, L. Lee, and M. Tsai, IEEE Electron Device Lett. 36, 294 (2015).
- 33 M. H. Lee, P. Chen, C. Liu, K. Chu, C. Cheng, M. Xie, S. Liu, J. Lee, M. Liao, M. Tang, K. Li, and M. Chen, in *IEEE International Electron Devices Meeting* (2015), pp. 616–619.
- 34K.-S. Li, P.-G. Chen, T.-Y. Lai, C.-H. Lin, C.-C. Cheng, C.-C. Chen, Y.-J. Wei, Y.-F. Hou, M.-H. Liao, M.-H. Lee, M.-C. Chen, J.-M. Sheih, W.-K. Yeh, F.-L. Yang, S. Salahuddin, and C. Hu, in *IEEE International Electron Devices Meeting* (2015), pp. 620–623.
- 35A. I. Khan, K. Chatterjee, J. P. Duarte, Z. Lu, A. Sachid, S. Khandelwal, R. Ramesh, C. Hu, and S. Salahuddin, IEEE Electron Device Lett. 37, 111 (2016).
- <sup>36</sup>E. Ko, J. W. Lee, and C. Shin, IEEE Electron Device Lett. **38**, 418 (2017).
- <sup>37</sup>P. Sharma, K. Tapily, A. K. Saha, J. Zhang, A. Shaughnessy, A. Aziz, G. L. Snider, S. Gupta, R. D. Clark, and S. Datta, in *Symposium on VLSI Technology* (2017), pp. 154–155.
- <sup>38</sup>S. R. Bakaul, C. R. Serrao, M. Lee, C. W. Yeung, A. Sarker, S. L. Hsu, A. K. Yadav, L. Dedon, L. You, A. I. Khan, J. D. Clarkson, C. Hu, R. Ramesh, and S. Salahuddin, Nat. Commun. 7, 10547 (2016).
- <sup>39</sup>M. H. Lee, K.-T. Chen, C.-Y. Liao, S.-S. Gu, G.-Y. Siang, Y.-C. Chou, H.-Y. Chen, J. Le, R.-C. Hong, Z.-Y. Wang, S.-Y. Chen, P.-G. Chen, M. Tang, Y.-D. Lin, H.-Y. Lee, K.-S. Li, and C. W. Liu, in *IEEE International Electron Devices Meeting* (2018), pp. 735–738.
- <sup>40</sup>K.-S. Li, Y.-J. Wei, Y.-J. Chen, W.-C. Chiu, H.-C. Chen, M.-H. Lee, Y.-F. Chiu, F.-K. Hsueh, B.-W. Wu, P.-G. Chen, T.-Y. Lai, C.-C. Chen, J.-M. Shieh, W.-K. Yeh, S. Salahuddin, and C. Hu, in *IEEE International Electron Devices Meeting* (2018), pp. 731–734.
- <sup>41</sup>J. Jo and C. Shin, IEEE Electron Device Lett. **37**, 245 (2016).
- <sup>42</sup>M. H. Lee, S.-T. Fan, C.-H. Tang, P.-G. Chen, Y.-C. Chou, H.-H. Chen, J.-Y. Kuo, M.-J. Xie, S.-N. Liu, M.-H. Liao, C.-A. Jong, K.-S. Li, M.-C. Chen, and C. W. Liu, in *IEEE International Electron Devices Meeting* (2016), pp. 306–309.
- <sup>43</sup>Z. Krivokapic, U. Rana, R. Galatage, A. Razavieh, A. Aziz, J. Liu, J. Shi, H. J. Kim, R. Sporer, C. Serrao, A. Busquet, P. Polakowski, J. Müller, W. Kleemeier, A. Jacob, D. Brown, A. Knorr, R. Carter, and S. Banna, in *IEEE International Electron Devices Meeting* (2017), pp. 357–360.

- <sup>44</sup>M. H. Lee, P. Chen, S. Fan, Y. Chou, C. Kuo, C. Tang, H. Chen, and S. Gu, in IEEE International Electron Devices Meeting (2017), pp. 565–568.
- 45C. Fan, C. Cheng, Y. Chen, C. Liu, and C. Chang, in *IEEE International Electron Devices Meeting* (2017), pp. 561–564.
- <sup>46</sup>D. Kwon, K. Chatterjee, A. J. Tan, A. K. Yadav, H. Zhou, A. B. Sachid, R. Dos Reis, C. Hu, and S. Salahuddin, IEEE Electron Device Lett. 39, 300 (2018).
- <sup>47</sup>H. Zhou, D. Kwon, A. B. Sachid, Y. Liao, K. Chatterjee, A. J. Tan, A. K. Yadav, C. Hu, and S. Salahuddin, in *Symposium on VLSI Technology* (2018), pp. 53–54
- pp. 53-54.

  48 J. Zhou, G. Han, Q. Li, Y. Peng, X. Lu, C. Zhang, J. Zhang, Q.-Q. Sun, D. W. Zhang, and Y. Hao, in *IEEE International Electron Devices Meeting* (2016), pp. 310-313.
- pp. 310–313.

  49 C.-J. Su, Y.-T. Tang, Y.-C. Tsou, P.-J. Sung, F.-J. Hou, C.-J. Wang, S.-T. Chung, C.-Y. Hsieh, Y.-S. Yeh, F.-K. Hsueh, K.-H. Kao, S.-S. Chuang, C.-T. Wu, T.-Y. You, Y.-L. Jian, T.-H. Chou, Y.-L. Shen, B.-Y. Chen, G.-L. Luo, T.-C. Hong, K.-P. Huang, M.-C. Chen, Y.-J. Lee, T.-S. Chao, T.-Y. Tseng, W.-F. Wu, G.-W. Huang, J.-M. Shieh, and W.-K. Yeh, in *Symposium on VLSI Technology* (2017), pp. 152–153.
- 50J. Zhou, G. Han, Y. Peng, Y. Liu, J. Zhang, Q.-Q. Sun, D. W. Zhang, and Y. Hao, IEEE Electron Device Lett. 38, 1157 (2017).
- <sup>51</sup>W. Chung, M. Si, and P. D. Ye, in *IEEE International Electron Devices Meeting* (2017), pp. 365–368.
- 52C. J. Su, T. C. Hong, Y. C. Tsou, F. J. Hou, P. J. Sung, M. S. Yeh, C. C. Wan, K. H. Kao, Y. T. Tang, C. H. Chiu, C. J. Wang, S. T. Chung, T. Y. You, Y. C. Huang, C. T. Wu, K. L. Lin, G. L. Luo, K. P. Huang, Y. J. Lee, T. S. Chao, W. F. Wu, G. W. Huang, J. M. Shieh, W. K. Yeh, and Y. H. Wang, in *IEEE International Electron Devices Meeting* (2017), pp. 369–372.
- 53 J. Zhou, J. Wu, G. Han, R. Kanyang, Y. Peng, J. Li, H. Wang, Y. Liu, J. Zhang, Q. Q. Sun, D. W. Zhang, and Y. Hao, in *IEEE International Electron Devices Meeting* (2017), pp. 373–376.
- 54W. Chung, M. Si, and P. D. Ye, in 2018 76th Annual Device Research Conference (IEEE, 2018).
- 55 F. A. McGuire, Z. Cheng, K. Price, and A. D. Franklin, Appl. Phys. Lett. 109, 93101 (2016).
- <sup>56</sup>A. Nourbakhsh, A. Zubair, S. J. Joglekar, M. S. Dresselhaus, and T. Palacios, Nanoscale 9, 6122 (2017).
- <sup>57</sup>M. Si, C.-J. Su, C. Jiang, N. J. Conrad, H. Zhou, K. D. Maize, G. Qiu, C.-T. Wu, A. Shakouri, M. A. Alam, and P. D. Ye, Nat. Nanotechnol. 13, 24 (2018).
- 58 Z. Yu, H. Wang, W. Li, S. Xu, X. Song, S. Wang, P. Wang, P. Zhou, Y. Shi, Y. Chai, and X. Wang, in *IEEE International Electron Devices Meeting* (2017), pp. 577–580
- pp. 577–580.

  59 F. A. McGuire, Y.-C. Lin, K. Price, G. B. Rayner, S. Khandelwal, S. Salahuddin, and A. D. Franklin, Nano Lett. 17, 4801 (2017).
- <sup>60</sup>M. Si, C. Jiang, C. Su, Y. Tang, L. Yang, W. Chung, M. A. Alam, and P. D. Ye, in *IEEE International Electron Devices Meeting* (2017), pp. 573–576.
- <sup>61</sup>X. Liu, R. Liang, G. Gao, C. Pan, C. Jiang, Q. Xu, J. Luo, X. Zou, Z. Yang, L. Liao, and Z. L. Wang, Adv. Mater. 30, 1800932 (2018).
- <sup>62</sup>H. Zhang, Y. Chen, S. Ding, J. Wang, W. Bao, D. W. Zhang, and P. Zhou, Nanotechnology 29, 244004 (2018).
- <sup>63</sup>T. Srimani, G. Hills, M. D. Bishop, U. Radhakrishna, A. Zubair, R. S. Park, Y. Stein, T. Palacios, D. Antoniadis, and M. M. Shulaker, IEEE Electron Device Lett. 39, 304 (2018).
- <sup>64</sup>M. Si, C. Jiang, W. Chung, Y. Du, M. A. Alam, and P. D. Ye, Nano Lett. 18, 3682 (2018).
- <sup>65</sup>Q. H. Luc, S. H. Huynh, P. Huang, H. B. Do, M. T. H. Ha, Y. D. Jin, K. Y. Zhang, H. C. Wang, Y. K. Lin, Y. C. Lin, C. Hu, H. Iwai, and E. Y. Chang, in *Symposium on VLSI Technology* (2018), pp. 47–48.
- <sup>66</sup>H. Ota, T. Ikegami, J. Hattori, K. Fukuda, S. Migita, A. Toriumi, and A. I. Metal, in *IEEE International Electron Devices Meeting* (2016), p. 318.
- <sup>67</sup>C. Jiang, M. Si, R. Liang, J. Xu, P. D. Ye, and M. A. Alam, IEEE J. Electron Devices Soc. 6, 189 (2018).
- <sup>68</sup>S. Alghamdi, M. Si, L. Yang, and P. D. Ye, in IEEE International Reliability Physics Symposium Proceedings (2018).
- <sup>69</sup>J. A. Kittl, B. Obradovic, D. Reddy, T. Rakshit, R. M. Hatcher, and M. S. Rodder, Appl. Phys. Lett. 113, 042904 (2018).
- <sup>70</sup>J. Van Houdt and P. Roussel, IEEE Electron Device Lett. **39**, 877 (2018).

- <sup>71</sup>H. Wang, M. Yang, Q. Huang, K. Zhu, Y. Zhao, Z. Liang, C. Chen, Z. Wang, Y. Zhong, X. Zhang, and R. Huang, in *IEEE International Electron Devices Meeting* (2018), pp. 707–710.
- <sup>72</sup>C. Jin, K. Jang, T. Saraya, T. Hiramoto, and M. Kobayashi, in *IEEE International Electron Devices Meeting* (2018), pp. 723–726.
- <sup>73</sup>S. Migita, H. Ota, and A. Toriumi, in *IEEE International Electron Devices Meeting* (2018), pp. 719–722.
- <sup>74</sup>M. Jerry, J. A. Smith, K. Ni, A. Saha, S. Gupta, and S. Datta, in 2018 76th Annual Device Research Conference (2018).
- **75**Z. Dong and J. Guo, IEEE Trans. Electron Devices **64**, 2927 (2017).
- <sup>76</sup>K. Karda, C. Mouli, and M. A. Alam, IEEE Electron Device Lett. 37, 801 (2016).
- <sup>77</sup>W. Chung, M. Si, P. R. Shrestha, J. P. Campbell, K. P. Cheung, and P. D. Ye, in *Symposium on VLSI Technology* (2018), pp. 89–90.
- <sup>78</sup>K. Chatterjee, A. J. Rosner, and S. Salahuddin, IEEE Electron Device Lett. 38, 1328 (2017).
- <sup>79</sup>D. Kwon, Y. Liao, Y. Lin, J. P. Duarte, K. Chatterjee, A. J. Tan, A. K. Yadav, C. Hu, Z. Krivokapic, and S. Salahuddin, in *Symposium on VLSI Circuits Digest Technical Papers* (2018), pp. 49–50.
- <sup>80</sup>ITRS 2.0 (2015).
- <sup>81</sup>M. A. Alam, R. K. Smith, B. E. Weir, and P. J. Silverman, Nature 420, 378 (2002).
- 82M. A. Alam and R. K. Smith, in IEEE International Reliability Physics Symposium (2003), pp. 406-411.
- <sup>83</sup>M. A. Alam, H. Kufluoglu, D. Varghese, and S. Mahapatra, Microelectron. Reliab. 47, 853 (2007).
- 84D. Varghese, M. A. Alam, and B. Weir, in *IEEE International Reliability Physics Symposium* (2010), pp. 1091–1094.
- 85T. P. Ma and J. P. Han, IEEE Electron Device Lett. 23, 386 (2002).
- <sup>86</sup>A. I. Khan, U. Radhakrishna, K. Chatterjee, S. Salahuddin, and D. A. Antoniadis, IEEE Trans. Electron Devices 63, 4416 (2016).

- 87 K. Karda, C. Mouli, and M. A. Alam, "Design principles of self-compensated NBTI-free negative capacitor FinFET," IEEE Trans. Elec. Devices (submitted).
- 88 M. Masuduzzaman and M. A. Alam, Nano Lett. 14, 3160 (2014).
- <sup>89</sup>H. L. Stadler, J. Appl. Phys. **29**, 1485 (1958).
- 90 J. F. Scott, L. D. McMillan, and C. A. Araujo, Ferroelectrics 93, 31 (1989).
- <sup>91</sup>P. K. Larsen, G. L. M. Kampschöer, M. J. E. Ulenaers, G. A. C. M. Spierings, and R. Cuppens, Appl. Phys. Lett. 59, 611 (1991).
- 92P. K. Larsen, G. L. M. Kampschoer, M. B. van der Mark, and M. Klee, in Proceedings of the Eighth IEEE International Symposium on Applications of Ferroelectrics (1992), pp. 217–224.
- <sup>93</sup>J. Li, B. Nagaraj, H. Liang, W. Cao, C. H. Lee, and R. Ramesh, Appl. Phys. Lett. 84, 1174 (2004).
- <sup>94</sup>H. Ishii, T. Nakajima, Y. Takahashi, and T. Furukawa, Appl. Phys. Express 4, 031501 (2011).
- 95J. Müller, T. S. Böscke, U. Schröder, R. Hoffmann, T. Mikolajick, and L. Frey, IEEE Electron Device Lett. 33, 185 (2012).
- 96E. Yurchuk, J. Müller, J. Paul, T. Schlösser, D. Martin, R. Hoffmann, S. Müeller, S. Slesazeck, U. S. Member, R. Boschke, R. Van Bentum, T. Mikolajick, and S. Member, IEEE Trans. Electron Devices 61, 3699 (2014).
- 978. Dünkel, M. Trentzsch, R. Richter, P. Moll, C. Fuchs, O. Gehring, M. Majer, S. Wittek, B. Müller, T. Melde, H. Mulaosmanovic, S. Slesazeck, S. Müller, J. Ocker, M. Noack, D. A. Löhr, P. Polakowski, J. Müller, T. Mikolajick, J. Höntschel, B. Rice, J. Pellerin, and S. Beyer, in *IEEE International Electron Devices Meeting* (2017), pp. 485–488.
- <sup>98</sup>H. Mulaos, J. O. Ker, S. Mülle, U. Schroeder, J. Müller, P. Polakowski, S. Flachowsky, R. Van Bentum, T. Mikolajick, and S. Slesazeck, ACS Appl. Mater. Interfaces 9, 3792 (2017).
- <sup>99</sup>K. Karda, A. Jain, C. Mouli, M. A. Alam, K. Karda, A. Jain, C. Mouli, and M. A. Alam, Appl. Phys. Lett. **106**, 163501 (2015).
- <sup>100</sup>A. Jain and M. A. Alam, IEEE Trans. Electron Devices **60**, 4269 (2013).