# Fully Transparent Thin-Film Transistors Based on Aligned Carbon Nanotube Arrays and Indium Tin Oxide Electrodes

By Sunkook Kim, Sanghyun Ju, Ju Hee Back, Yi Xuan, Peide D. Ye, Moonsub Shim, David B. Janes,\* and Saeed Mohammadi\*

The development of mechanically flexible and/or optically transparent electronics could enable next-generation electronics technologies, which would be easy-to-read, light-weight, unbreak-able, transparent, and flexible. Potential applications could include transparent monitors, heads-up displays, and conformable products. Recent reports have demonstrated transparent thin film transistors (TFTs) using channels consisting of semiconductor nanowires (ZnO, SnO<sub>2</sub>, or In<sub>2</sub>O<sub>3</sub>) and random networks of single-walled carbon nanotubes (SWNTs).<sup>[1,2]</sup> Transparent TFTs are attractive for the drive circuitry in transparent and/or flexible active matrix display devices. These devices could overcome the limitations of conventional polycrystalline silicon and amorphous silicon thin film transistors, such as low mobility, non-transparency, or high temperature processing.<sup>[3–5]</sup>

Among these nanowire and nanotube materials, SWNTs could be a strong candidate for integrating high performance transistor circuits while satisfying the requirements for high density nanoscale integration, including ballistic transport, low power consumption, mechanical flexibility, and optical transparency. SWNT field effect transistors (FETs) using Pd source/drain electrodes and high-k atomic layer deposition (ALD)-based ZrO<sub>2</sub> and HfO<sub>2</sub> thin films as gate dielectrics have exhibited high performance transistor characteristics, including near ballistic transport and near ideal values of subthreshold slope (S) of ~60 mV/decade in non-hydrogen ambient conditions.<sup>[6]</sup> Even though SWNT-FETs provide excellent electrical properties, the integration of individual SWNTs has been impeded by uncontrolled variations of SWNT-TFTs, such as variation of chirality and diameter of SWNTs during thermal chemical vapor deposition (CVD) growth, and alignment for device integration.

[\*] Prof. S. Mohammadi, Prof. D. B. Janes, S. Kim, Y. Xuan, Prof. P. D. Ye School of Electrical and Computer Engineering, and Birck Nanotechnology Center Purdue University 465 Northwestern Ave West Lafayette, IN 47907 (USA) E-mail: saeedm@purdue.edu Prof. S. Ju Department of Physics Kyonggi University Suwon, Gyeonggi-Do 443-760 (Republic of Korea) Prof. M. Shim, J. H. Back Department of Materials Science and Engineering University of Illinois at Urbana Champaign Urbana, IL 61801 (USA)

### DOI: 10.1002/adma.200801032

In order to overcome these limits, new approaches for realization of complex circuits have been demonstrated using well-aligned SWNT arrays on insulating substrates, where the average number of assembled nanotubes are uniform from device to device.<sup>[7–9]</sup> Previous studies involving SWNT networks<sup>[2]</sup> and other semiconductors<sup>[1]</sup> have demonstrated highly bendable, transparent TFTs, but the network-based TFTs suffer from relatively low mobility and difficulties in scaling down the channel length, making it difficult to obtain high performance transistors.

Here, we report the first demonstration of fully transparent TFTs based on well-aligned SWNTs arrays, with conduction from source to drain occurring through individual SWNTs, rather than through networks. A recently developed technique for realizing aligned SWNT arrays on quartz substrates<sup>[10]</sup> is utilized to place SWNTs into a specific area for the active channel layer. Transparent indium tin oxide (ITO) source/drain and gate electrodes provide excellent contacts to the SWNTs, resulting in high performance transistor characteristics. Representative SWNT-TFTs exhibit high performance depletion-mode<sup>[11,12]</sup> p-type transistor characteristics with ~83% transparency over the visible wavelength range. The fully transparent SWNT-TFTs could be attractive candidates for future flexible and/or transparent electronics.

Figure 1a shows a cross-sectional view of a SWNT-TFT, which employs an aligned array of SWNTs as the active channel, ITO gate, and source/drain electrodes, and a HfO2 gate dielectric. Prior to growth of SWNTs, a ST-cut quartz substrate is annealed for 8 h at 900 °C in air. SWNTs are synthesized on the annealed quartz substrates by thermal CVD of methane using an iron catalyst. Nearly perfect alignment of SWNTs is achieved with direct growth of nanotubes (Fig. 1b).<sup>[10]</sup> The insert in Figure 1b is a higher-magnification field emission scanning electron microscopy (FESEM) image, showing the well-aligned SWNTs. The parallel arrays of grown SWNT have diameters of 1-5 nm, and an average density of 0.5 tubes  $\mu m^{-1}$ . The quality of the array could potentially be improved by increasing the annealing time, which might increase the degree of the order in the crystal lattice near the surface. The separation of individual SWNTs in the aligned array avoids junctions within the array, as well as electrostatic screening of the gate field by adjacent SWNTs, resulting in conductance properties per SWNT comparable to studies involving single SWNTs per device.<sup>[4,11]</sup> This is a significant improvement over previous reported results on random network SWNT transistors.<sup>[7]</sup> After depositing ITO source/drain electrodes (100 nm) by ion-assisted deposition (IAD)<sup>[1]</sup> at room temperature, the electrical burning described below is performed





#### 1

# ADVANCED MATERIALS



**Figure 1.** a) Schematic view of a top-gate TFT employing an aligned SWNT array with a HfO<sub>2</sub> gate dielectric. b) SEM image of an aligned array of SWNT-TFT with an inset providing a higher magnification. The array contains  $\sim$ 0.5 SWNTs  $\mu$ m<sup>-1</sup>.

on the two-terminal device in order to improve the transistor characteristics, especially the on/off current ratio ( $I_{on}/I_{off}$ ) A 20 nm high-*k* HfO<sub>2</sub> film is deposited at 300 °C using precursors of HfCl<sub>4</sub> and H<sub>2</sub>O in an ASM Micro-chemistry F-120 ALCVD<sup>TM</sup> Reactor. Top ITO gate electrodes are deposited by IAD and lithographically defined with minimum gate lengths of 2  $\mu$ m.

The advantages of well-aligned SWNT-TFTs are high mobility and nanoscale integration. Due to the high tunneling resistance of tube-tube crossings in SWNT network devices, the performance of random network SWNT-TFTs is far below the intrinsic characteristics inferred from devices employing single semiconducting SWNTs.<sup>[7,15]</sup> Moreover, it is typically difficult to scale down the channel length in network devices, since the device characteristics change significantly as the channel length becomes comparable to the average spacing between metallic tubes.<sup>[15]</sup> The use of a well-aligned SWNT array allows devices in which the current flow is through a number of individual SWNTs, each connected to both the source and drain electrodes. On the other hand, during the thermal growth process, both metallic and semiconducting SWNTs are formed with roughly the expected ratio of 1/3 metallic and 2/3 semiconducting SWNTs.<sup>[7]</sup> The metallic SWNTs provide a high conductance path between source and drain, resulting in a low  $I_{\rm on}/I_{\rm off}$  of 5–10 in devices fabricated without electrical burning.

In order to improve  $I_{\rm on}/I_{\rm off}$  for the TFTs, electrical burning (a self-heating due to application of a drain/source bias in air) is performed to remove metallic SWNTs. More than 80% of the designed SWNT-TFTs show  $I_{\rm on}/I_{\rm off} > 10^3$  following electrical burning. Figure 2a shows the current versus voltage (*I–V*) characteristics of a representative two-terminal device during electrical burning at high drain bias while the gate electrode is floating. As the drain voltage and drain current increase, a common dissipative process involving electron-phonon scattering causes self-heating of the SWNTs.<sup>[13]</sup> The step decreases in



**Figure 2.** a) *I–V* characteristics of aligned SWNT arrays under the process of electrical burning as the drain bias is swept from 0 V to 20 V. The inset shows a schematic view of the set-up for electrical burning test. b) Band diagram for a semiconducting SWNT for "more resistive" and "more conductive" states after electrical burning. (black) For low drain bias, a thick Schottky barrier blocks flow of current. (blue) Carriers can cross the thinner Schottky barrier at high drain bias (>5 V). c and d) SEM images of aligned SWNT arrays before and after electrical burning, respectively.

current observed in Figure 2a are associated with the breakdown of individual metallic SWNTs due to local oxidation in air. The sudden increases of current around  $V_{ds} = 18$  V for two of the curves are not fully understood, but may be related to local contact annealing as most of the heat is generated near nanotube–ITO contact. By comparing Figures 2c and 2d, it is apparent that most of the burned-out nanotubes break near the nanotube–ITO contacts. Previous reports demonstrate that metallic SWNTs can break down in air for drain/source biases below 15 V, while semiconducting SWNTs have breakdown voltages of ~23 V.<sup>[14,15]</sup> As shown in Figure 2a, for biases below 20 V, several steps in current are observed, corresponding to the breakdown of a number of metallic SWNTs. For the representative device shown in Figure 2a, breakdown events are observed during the first four

2

voltage sweeps, but the device characteristics remain nominally constant in subsequent sweeps. Figure 2b shows a schematic energy band-diagram for a two-terminal device containing a semiconducting SWNT with ITO contacts for both the on state and the off state. For low drain/source voltages, the Schottky barrier between the ITO and the SWNT can block the transport of carriers (holes). At higher biases, the Schottky barrier becomes more transparent, and a significant number of holes can tunnel through the barrier. From the 5th and 6th voltage scans during electrical burning, this stability of current is interpreted as corresponding to a condition in which the remaining SWNTs in the TFT are all semiconducting. Following the electrical burning process, the density of SWNTs decreases to approximately 0.25 tubes  $\mu m^{-1}$ . This decrease in density includes those nanotubes burnt locally at their contacts with ITO and does not represent working nanotubes. For devices employing this electrical breakdown processes, more than 80% of the SWNT-TFTs show  $I_{\rm on}/I_{\rm off}$ above  $10^3$ .

Figure 3 shows the transistor characteristics for SWNT- TFTs with a gate length of 2  $\mu$ m and widths (defined by the width of the source and drain contacts) of 6  $\mu$ m (Figs. 3a–c) and 50  $\mu$ m (Figs. 3d and 3e). Electrical burning is executed to remove metallic SWNTs at both devices. Figure 3a shows the transfer curves ( $V_{ds} = -1$  V) of the single semiconducting SWNT-TFT before and after thermal annealing. An annealing step is carried out after gate deposition in order to reduce the contact resistance between the ITO source/drain electrodes and SWNTs, and

interface traps in and on the HfO2 gate insulator and at the interface between SWNTs and the gate insulator. The post deposition annealing is performed in Ar ambient conditions at  $350\,^\circ\text{C}$  for 10 min. Through post deposition annealing, the subthreshold slope  $(S = dV_{gs}/[d(log_{10}I_d)])$  is significantly improved from 500 mV/decade to 400 mV/decade. Post deposition annealing reduces the density of interface traps between ITO contact, SWNTs, and oxide, which results in an improved subthreshold slope. Clearly, lower S causes the transistor to "turn off" as close to threshold voltage as possible. The gate capacitance per unit length  $(C_t)$  yields  $2\pi\varepsilon_{\rm r}\varepsilon_0/\cosh^{-1}(1+h/r)$  presuming a cylindrical tube model, where  $\varepsilon_r = 15$  is the effective dielectric constant of HfO<sub>2</sub>, h is the oxide layer thickness, and r is the radius of the CNTs.  $^{\left[ 8,10\right] }$  A maximum transconductance ( $g_m = dI_d/dV_{gs}|_{V_{ds}=-1V}$ ) of 0.65 µS, a field effect mobility of ~285 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, and  $I_{on}/I_{off}$  of ~10<sup>4</sup> are observed. Note that the gate leakage current is at least six orders of magnitude lower than drain current. Figure 3c shows the drain current versus drain/source voltage (Id-Vds) characteristics of the SWNT-TFT following the annealing. The device shows a maximum on-current of  $\sim 2.5 \,\mu\text{A}$  at  $V_{\rm ds} = -4$  V and  $V_{\rm gs} = -2V.$ 

Figure 3d shows the  $I_d$ – $V_{gs}$  characteristics of a SWNT-TFT with a width of 50 µm, following annealing. Following electrical burning, the channel contains approximately 13 aligned SWNTs. A recent report shows an average per tube mobility, denoted as  $\langle \mu_t \rangle = (L/WC_t D_s)(1/V_d)(\partial I_d/V_g)$ , where  $C_t$  is the capacitance



**Figure 3.** Measured characteristics of depletion-mode p-type SWNT-TFTs with gate length of 2  $\mu$ m, fabricated using the electrical burning procedure, showing a representative device with 6  $\mu$ m width (a–c) and another with 50  $\mu$ m width (d–e), all following annealing unless indicated. a) Drain current vs gate-source voltage at  $V_{ds} = -1V$  for a device prior to annealing (red) and after annealing (black). b) Drain current and transconductance versus gate-source voltage at  $V_{ds} = -1V$ . c) Drain current versus drain bias as a function of gate bias. d) Drain current and transconductance at  $V_{ds} = -1V$  versus gate-source voltage. e) Drain current versus drain bias as a function of gate bias.



## ADVANCED MATERIALS





**Figure 4.** a) Optical transmission spectra as a function of wavelength through quartz substrates i) before and ii) after deposition of SWNT arrays and iii) after TFT fabrication. b) Photograph of a quartz substrate containing fully transparent SWNT-TFTs held over a sheet of paper containing printed text.

per unit length for a semiconducting tube in the array, *L* is the channel length, *W* is the physical width of the source/drain electrodes, and *D*<sub>s</sub> is the density of semiconducting nanotubes spanning the channel.<sup>[8,10]</sup> The aligned-array SWNT-TFTs with 50 µm source/drain width show a maximum transconductance ( $g_m = dI_d/dV_{ds}|_{V_{ds}=-1V}$ ) of 4.78 µS and an extracted mobility of ~756 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The maximum on-current is ~40 µA at  $V_{ds} = -4V$  and  $V_{gs} = -0.5$  V (Fig. 3e). Compared to Pd source/drain contacts with a Pd work function ( $\Phi_m$ ) of 5.2 eV, ITO source/drain contacts have a slightly lower  $\Phi_m$  of 4.9 eV,<sup>[15]</sup> which results in a slightly larger Schottky barrier height for the holes, and a slightly higher contact resistance.

Figure 4a shows the measured optical transmission spectra in the visible range for the quartz substrate, the arrays of SWNTs, and the finished TFTs. The curves have not been corrected for substrate transmission. The measured optical transmissions in the 300–1500 nm wavelength range are ~91% for the quartz substrate and ~90% for the aligned SWNT arrays on the quartz substrate. The 1% difference between the optical transmissions of bare quartz and SWNTs on quartz indicates that the transmission losses of carbon nanotubes are negligible. This is consistent with the expected behavior, given the small spatial coverage within the array due to the small SWNT diameter. The SWNT-TFT array substrate contains 600 transistors within an area of 0.5 cm × 0.5 cm. In these samples, the ITO electrodes cover over 70% of the total area. An optical transmission of ~83% is

observed in the device sample. Since the HfO<sub>2</sub> is expected to be relatively transparent, the predominant absorption is thought to be associated with the ITO contacts. When observed under the optical microscope, ITO contacts can be easily distinguished by their slightly darker appearance compared to the rest of the structure. The level of overall transmission is comparable to that observed in prior studies employing transparent contact materials, including transparent nanowire-TFTs (82%)<sup>[1]</sup> and TFTs based on SWNT networks (80%).<sup>[2]</sup> Figure 4b shows a photograph of the fully transparent SWNT-TFTs devices held over a sheet of paper; the print on the paper is clearly seen though the transparent SWNT-TFTs. Transistor technologies using wellaligned SWNT-TFTs with ITO gate and source/drain electrodes could overcome limits of poly-silicon and amorphous silicon TFTs, which are difficult to extend to transparent electronics because of non-transparent active materials and metal electrodes. Moreover, transistor characteristics, especially mobility, subthreshold slope, and operating voltage, of well-aligned SWNT-TFTs devices are much better than those of low temperature polycrystalline silicon (LTPS)-TFTs and  $\alpha$ -Si-TFTs,<sup>[3,4]</sup> which result in low power consumption and fast switching properties.

In conclusion, fully transparent SWNT-TFTs with ITO as the source/drain gate electrodes and ALD HfO<sub>2</sub> as the gate insulator are demonstrated. The advanced technique of aligned SWNT arrays improves SWNT integration and transistor characteristics, showing an on-current of ~40  $\mu$ A and a transconductance of ~4.78  $\mu$ S. Electrical burning is effective for improving transistor characteristics, especially for providing a high yield of transistors with  $I_{\rm on}/I_{\rm off} > 10^3$ . The optical transmission of fully transparent SWNT-TFTs is ~83%. Fully transparent SWNT-TFTs will not only improve aperture ratio efficiency in active matrix arrays, but will also realize low-power fully transparent nanoscale electronics. These results suggest new opportunities for manufacturing transparent circuits using transparent SWNT-TFTs with ITO contacts.

#### Experimental

Synthesis of Aligned SWNT Arrays and Electrical Burning: A quartz substrate is thermally annealed at 900 °C in air for 8 h. After thermal annealing, the substrate is cooled slowly (5 °C min<sup>-1</sup>) to avoid cracking. Catalysts are patterned by UV photolithography (Shipley 1813).  $2 \sim 5$  Å thick catalysts are formed by the electron beam deposition of iron ( $3 \times 10^{-6}$  torr; Temsescal CV-8) followed by a lift-off process using acetone. Heating to 900° C in hydrogen ambient conditions (150 sccm) activates the catalyst. A flow of CH<sub>4</sub> and H<sub>2</sub> at 150 sccm at 900° C for 30 min yields the aligned SWNT array on the quartz substrate. Electrical burning of metallic nanotubes is performed in air using a semiconductor parameter analyzer (HP 4156A). The sweeping speed of the drain bias up to 20 V is defined by long time scan (an instrument setting).

*Instrumentation*: The transmission spectra of normal incident linearly polarized light is collected using a Lambda 950 spectrophotometer from Perkin-Elmer. Electrical characterizations are done using a semiconductor parameter analyzer (HP 4156A).

Uncited References: [16]

## Acknowledgements

We thank Prof. Marks at Northwestern University for providing ITO deposition. This work was supported in part by the NASA Institute for



Nanoelectronics and Computing under grant NCC-2-1363, National Science Foundation Grant. 2005-02966-01, and the Korea Science and Engineering Foundation (KOSEF) grant funded by the Korea Government (MEST, N. R01-2008-000-10528-0).

Received: April 15, 2008 Revised: August 20, 2008 Published online:

- S. Ju, A. Facchetti, Y. Xuan, J. Liu, F. Ishikawa, P. Ye, C. Zhou, T. J. Marks, D. B. Janes, *Nat. Nanotechnol.* **2007**, *2*, 378.
- [2] Q. Cao, S. H. Hur, Z. T. Zhu, Y. Sun, C. Wang, M. A. Meitl, M. Shim, J. A. Rogers, Adv. Mater. 2006, 18, 304.
- [3] S. H. Ju, S. H. Yu, J. H. Kwon, H. D. Kim, B. H. Kim, S. C. Kim, H. K. Chung, M. S. Weaver, M. H. Lu, R. C. Kwong, M. Hack, J. J. Brown, *SID Dig.* 2002, *37*, 1096.
- [4] Technology and Applications of Amorphous Silicon, (Ed: O. Madelung,), Springer, Berlin 2000.

- [5] S. Ucjikoga, MRS Bull. 2002, 27, 881.
- [6] A. Javey, J. Guo, D. B. Farmer, Q. Wang, E. Yenilmez, R. G. Gordon, M. Lundstrom, H. Dai, Nano Lett. 2004, 4, 1319.
- [7] Y. Zhou, A. Gaur, S. H. Hur, C. Kocabas, M. A. Meitl, M. Shim, J. A. Rogers, *Nano Lett.* **2004**, *4*, 2031.
- [8] C. Kocabas, S. J. Kang, T. Ozel, M. Shim, J. A. Rogers, J. Phys. Chem. C 2007, 1111, 17879.
- [9] X. Liu, S. Han, C. Zhou, Nano Lett. 2006, 6, 34.
- [10] S. J. Kang, C. Kocabas, T. Ozel, M. Shim, N. Pimparkar, M. A. Alam, S. V. Rotkin, J. A. Rogers, *Nat. Nanotechnol.* 2007, 2, 230.
- [11] A. Javey, H. Kim, M. Brink, Q. Wang, A. Ural, J. Guo, P. Mcintyre, P. Mceuen, M. Lundstrom, H. Dai, *Nat. Mater.* 2002, 1, 241.
- [12] Z. Chen, D. Farmer, S. Xu, R. Gordon, P. Avouris, J. Appenzeller, IEEE Electron Device Lett. 2008, 29, 183.
- [13] N. Pimparkar, C. Kocabas, S. J. Kang, J. Rogers, M. A. Alam, IEEE Electron Device Lett. 2007, 28, 593.
- [14] P. G. Collins, M. S. Arnold, P. Avouris, Science 2001, 292, 706.
- [15] R. V. Seidel, A. P. Graham, B. Rajasekharan, E. Unger, M. Liebau, G. S. Duesberg, F. Kreupl, W. Hoenlein, J. Appl. Phys. 2004, 96, 6694.



5