# Transient Thermal and Electrical Co-Optimization of BEOL Top-Gated ALD In<sub>2</sub>O<sub>3</sub> FETs on Various Thermally Conductive Substrates Including Diamond

P.-Y. Liao<sup>1</sup>, S. Alajlouni<sup>1</sup>, Z. Zhang<sup>1</sup>, Z. Lin<sup>1</sup>, M. Si<sup>1</sup>, J. Noh<sup>1</sup>, T. I. Feygelson<sup>2</sup>, M. J. Tadjer<sup>2</sup>, A. Shakouri<sup>1</sup>, P. D. Ye<sup>1,\*</sup> <sup>1</sup>School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN, USA, \*email: <u>yep@purdue.edu</u> <sup>2</sup>Electronics Science and Technology Division, United States Naval Research Laboratory, Washington, DC, USA

Abstract— In this work, we co-optimize the transient thermal and electrical characteristics of top-gated (TG), ultrathin, atomic-layer-deposited (ALD), back-end-of-line (BEOL) compatible indium oxide (In<sub>2</sub>O<sub>3</sub>) transistors on various thermally conductive substrates by visualization of the selfheating effect (SHE) utilizing an ultrafast high-resolution (HR) thermo-reflectance (TR) imaging system and overcome the thermal challenges through substrate thermal management and short-pulse measurement. At the steady-state, the temperature increase ( $\Delta T$ ) of the devices on highly resistive silicon (HR Si) and diamond substrates are roughly 6 and 13 times lower than that on SiO<sub>2</sub>/Si substrate, due to the higher thermal conductivities (x) of HR Si and diamond. Consequently, ultrahigh drain current (ID) of 3.7 mA/µm at drain voltage (V<sub>DS</sub>) of 1.4 V with direct current (DC) measurement is achieved with TG ALD In<sub>2</sub>O<sub>3</sub> FETs on diamond substrate. Furthermore, transient thermal study shows that it takes roughly 350 and 300 ns for the devices to heat-up and cooldown to the steady-states, being independent on the substrate. The extracted time constants of heat-up ( $\tau_{\rm h}$ ) and cool-down ( $\tau_{\rm c}$ ) processes are 137 and 109 ns, respectively. By employing electrical short-pulse measurement with pulse width (t<sub>pulse</sub>) shorter than  $\tau_h$ , the SHE can be significantly reduced. Accordingly, a higher I<sub>D</sub> of 4.3 mA/µm is realized with a 1.9nm-thick In<sub>2</sub>O<sub>3</sub> FET on HR Si substrate after co-optimization.

# I. INTRODUCTION

Despite of the wide application in display industry [1], oxide semiconductors attract more interests recently as BEOLcompatible channel materials for monolithic 3-D integration [2-15]. Among them, ALD In<sub>2</sub>O<sub>3</sub> is of great interest due to its outstanding properties such as wafer-scale uniformity, high carrier mobility, BEOL compatibility, ambient stability, angstrom-scale thickness control, atomically smooth surface, capability of conducting ultrahigh current, and conformality on 3-D surface structures [2-8]. Nevertheless, although TG devices are particularly desired for practical applications, the explorations of In2O3 FETs mostly focus on back-gated structure due to the challenges of defect induction during the formation of the high-k TG dielectric and severe SHE with high power density (PD) [7, 8]. The former fortunately can be partly resolved by low temperature ALD of the TG dielectric followed by a rapid thermal annealing (RTA) treatment in O<sub>2</sub> environment [5, 8] while the latter remains as a bottleneck.

In this work, an ultrafast high-resolution thermo-reflectance imaging system is introduced to visualize the transient and steady-state characteristic  $\Delta T$  of TG In<sub>2</sub>O<sub>3</sub> devices on different substrates to address the thermal issues. At the steady-states, the SHE is mitigated by a factor of 6 and 13 with HR Si and diamond substrate, respectively, compared to SiO<sub>2</sub>/Si substrate. For the transient process, the extracted time constants  $\tau_h$  and  $\tau_c$  are roughly 137 and 109 ns, respectively. By resolving SHE, an ultra-high I<sub>D</sub> of 3.7 mA/µm is realized with 2.5-nm-thick In<sub>2</sub>O<sub>3</sub> devices on diamond substrate under DC measurement, and even higher I<sub>D</sub> of 4.3 mA/µm is achieved with 1.9-nm-thick In<sub>2</sub>O<sub>3</sub> transistors on HR Si substrate under pulse measurement.

## **II. DEVICE FABRICATION AND PERFORMANCE**

Fig. 1 exhibits the schematic diagram of TG ALD  $In_2O_3$  FETs. Different  $\kappa$ -value substrates including SiO<sub>2</sub>/Si, sapphire, HR Si, and diamond from 1.5 to 2200 W·m<sup>-1</sup>·K<sup>-1</sup>, are used. After solvent cleaning, 1.6–2.5 nm  $In_2O_3$  layer was grown by ALD at 225 °C, followed by an Ar/BCl<sub>3</sub> dry-etching step for device isolation. Next, 45 nm Ni was deposited as source/drain (S/D) contacts, and 7 nm HfO<sub>2</sub> top dielectric layer was formed by ALD at 120 °C. Finally, top-gate metal of 30/20 nm Au/Ni was deposited, followed by an RTA treatment at 250–300 °C in O<sub>2</sub> environment for 2–4 minutes. The overall thermal budget is as low as 300 °C.

Fig. 2 presents the electrical characteristics of a TG ALD In<sub>2</sub>O<sub>3</sub> FET with channel length (L<sub>ch</sub>) of 600 nm and thin channel thickness (T<sub>ch</sub>) of 1.6 nm on SiO<sub>2</sub>/Si substrate operated at enhancement-mode. The extracted threshold voltage (V<sub>T</sub>) and subthreshold swing (SS) are 0.08 V and 150 mV/dec, respectively. ON/OFF ratio of 12 orders of magnitude is obtained due to the 3.0 eV wide bandgap of In<sub>2</sub>O<sub>3</sub>. Fig. 3 shows the I<sub>D</sub>–V<sub>DS</sub> curves of a similar device with a shorter L<sub>ch</sub> of 80 nm, exhibiting a maximum I<sub>D</sub> of 1 mA/µm at V<sub>DS</sub> of 1 V. However, as the applied V<sub>DS</sub> increases to 1.6 V as shown in Fig. 4, serious SHE happens due to low-κ of SiO<sub>2</sub>, and the device becomes unstable. This is the thermal bottleneck for high I<sub>D</sub> In<sub>2</sub>O<sub>3</sub> FETs.

# **III. STEADY-STATE CHARACTERIZATION**

The ultrafast HR TR imaging equipment employed to systematically investigate and resolve the SHE is illustrated in Fig. 5. During the measurement, the device under test is applied by periodic  $V_{DS}$  pulses, high-speed LED pulses, and a constant  $V_{GS}$  bias. Besides, a synchronized charge coupled device (CCD) camera is equipped to capture the surface reflectance. Fig. 6 demonstrates its working mechanism. As  $V_{DS}$  pulses start/end, the device is turned ON/OFF and accordingly self-heat-up/cool-down, and TR signals are captured as active/passive images after the steady-state is reached. This process is repeated numerous times, and the

difference between the active and passive images is averaged consequently and transformed into a temperature scale through dividing by the calibrated thermal coefficient of the surface material ( $C_{TH} = -2.5 \times 10^4 \text{ K}^{-1}$  [16]–[18]) to obtain the final HR  $\Delta T$  distribution image at the steady-state as shown in Fig. 7.

Fig. 8 presents the observed  $\Delta T$  distribution of the TG In<sub>2</sub>O<sub>3</sub> transistors with identical structure and dimensions but different substrates around the channel region. Clearly, the one on SiO<sub>2</sub>/Si substrate is the most self-heated while the one on diamond substrate is the least. The cross-sections of the  $\Delta T$ along the channel width (W<sub>ch</sub>) direction normalized by PD is demonstrated in Fig. 9 where the PD is calculated by  $(I_D \times V_{DS})$ / ( $L_{ch} \times W_{ch}$ ). The maximum  $\Delta T$  of the devices with individual substrate and different PD is plotted in Fig. 10 where a linear relationship is obtained despite of the substrate. The inversed slopes of the regression lines indicate the capability of the substrate to dissipate the generated Joule heat in the channel. As implied in Fig. 11, the higher  $\kappa$  of the substrate is, the lower the maximum normalized  $\Delta T$  will be. Sapphire ( $\kappa = 40 \text{ W} \cdot \text{m}^{-1}$ <sup>1</sup>·K<sup>-1</sup> [19]), HR Si ( $\kappa = 140 \text{ W} \cdot \text{m}^{-1} \cdot \text{K}^{-1}$  [20]), and diamond ( $\kappa =$ 2200 W·m<sup>-1</sup>·K<sup>-1</sup> [21]) substrates have  $\Delta T$  reduction by factors of 2.5, 6, and 13, respectively, compared with SiO<sub>2</sub>/Si substrate with thick SiO<sub>2</sub> ( $\kappa = 1.5 \text{ W} \cdot \text{m}^{-1} \cdot \text{K}^{-1}$  [22]).

Moreover, heat transfer simulation with a finite-element method is also carried out through COMSOL. Fig. 12 shows the model and mesh build-up where the same structure and dimensions are designed as the tested devices, and the outcome is presented in Fig. 13. For clearer comparison, Fig. 8(a) is replotted as Fig. 14 with similar fashion and scale to Fig. 13, and a false-color image of a fabricated TG In2O3 transistor around the channel region is illustrated in Fig. 15 for a better SHE visualization. Noticeably, the simulation and TR measurement results are in great agreement as illustrated in Fig. 16. Thermal studies motivate to build up an In<sub>2</sub>O<sub>3</sub> transistor with T<sub>ch</sub> of 2.5 nm and L<sub>ch</sub> of 100 nm on diamond substrate to alleviate SHE. Fig. 17 presents its DC output and transfer characteristics where an ultrahigh  $I_D$  of 3.7 mA/ $\mu$ m is realized at  $V_{DS}$  of 1.4V without observable SHE even with high PD, in great contrast to Fig. 4. The extracted field-effect mobility ( $\mu_{FE}$ ) and SS are 55.6 cm<sup>2</sup>·V<sup>-1</sup>·s<sup>-1</sup> and 185 mV/dec, respectively.

## **IV. TRANSIENT CHARACTERIZATION**

Although diamond with ultrahigh  $\kappa$  is an excellent heat sinker, it is not economically affordable for mass production. TG transistors on Si substrate are much more practical. To further mitigate the SHE on Si substrate, detailed transient thermal characteristics are studied. Fig. 18 illustrates the working mechanism for transient thermal characteristics. Similar to steady-state measurements, an active and a passive image are captured by the synchronized CCD camera in each period. By setting the active image to be captured at a specific timing, the  $\Delta T$  distribution of that moment can be obtained through the same process shown in Fig. 7. To experimentally observe the time-resolved self-heat-up and cool-down processes, the V<sub>DS</sub> pulses are set to start at 0 ns and end at 600 ns. From 0 ns to 1200 ns, TR images are taken every 50 ns as presented in Fig. 19. The maximum  $\Delta T$  of each moment of the devices with SiO<sub>2</sub>/Si and HR Si substrates are summarized in Fig. 20. It takes roughly 350 and 300 ns to reach steady-states for heat-up and cool-down, independent on the substrate. Fig. 21 exhibits the time constant extraction where 137 and 109 ns are acquired for heat-up ( $\tau_h$ ) and cool-down ( $\tau_c$ ), respectively.  $\tau_h$  and  $\tau_c$  are related to intrinsic thermal properties of In<sub>2</sub>O<sub>3</sub>.

With the understanding of its transient thermal characteristics, short-pulse electrical co-optimization is proposed to alleviate SHE. As shown in Fig. 22, in each period, the transistors under test will only be turned ON for t<sub>pulse</sub> of time in which the first t<sub>delay</sub> of time is used for bias stabilization, and the following t<sub>meas</sub> of time is used for current measurement. Fig. 23 exhibits the  $I_D - V_{DS}$  curves of a TG  $In_2O_3$  FET with  $T_{ch}$ of 1.9 nm and L<sub>ch</sub> of 80 nm on HR Si substrate. The empty and solid symbols represent DC and pulse measurement results, and an ultrahigh I<sub>D</sub> of 4.3 mA/µm is achieved at high V<sub>DS</sub> of 3.2 V. In great contrast to Fig. 4, even with such high PD on atomically thin channel, there is no observable SHE since the  $t_{pulse}$  of 120 ns is even shorter than  $\tau_h$ . The key fact is that the electrical response is much faster than the thermal response. As  $\tau_h$  and  $\tau_c$  are independent of the heating amplitude [23],  $\Delta T$ over time during the pulse measurement can be calculated. Fig. 24 illustrates the transient  $\Delta T$  of the device under the highest PD of DC and pulse measurement in Fig. 23. The maximum  $\Delta T$  of pulse measurement (blue curve) is lower than 120 K even though its steady-state is higher than 200 K. Short-pulse electrical measurement can significantly reduce SHE and probe the potential of the material and device performance.

### V. CONCLUSION

In summary, transient thermal and electrical properties of TG ALD  $In_2O_3$  FETs on various thermally conductive substrates are co-optimized employing an ultrafast HR TR imaging technique to unveil the problematic SHE. By using HR Si substrate and electrical short-pulse measurement, ultrahigh  $I_D$  of 4.3 mA/µm is achieved on atomically thin  $In_2O_3$  devices without observable SHE. This work demonstrates that the understanding of both thermal and electrical transient dynamics is of importance to resolve thermal bottleneck on atomically thin oxide semiconductor devices.

#### ACKNOWLEDGMENT

This work is supported by SRC nCore IMPACT Center, DARPA/SRC JUMP ASCENT Center, ONR and AFOSR.

#### References

[1] K. Nomura et al., Jpn. J. Appl. Phys., vol. 45, p. 4303, 2006. [2] M. Si et al., Nano Lett., vol. 21, p. 500, 2021. [3] M. Si et al., IEEE EDL, vol. 42, p. 184, 2021. [4] M. Si et al., IEEE TED, vol. 68, p. 1075, 2021. [5] A. Charnas et al., Appl. Phys. Lett., vol. 118, p. 052107, 2021. [6] M. Si et al., Nat. Electron., 5,164, 2022. [7] P.-Y. Liao et al., IEEE TED, vol. 69, p. 147, 2021. [8] P.-Y. Liao et al., VLSIT, p. T5-2, 2022. [9] J. Wu et al., VLSIT, p. THL 2.4, 2020. [10] W. Chakraborty et al., VLSIT, p. TH2.1, 2020. [11] S. Samanta et al., VLSIT, p. TH2.3, 2020. [12] S. Li et al., Nat. Mater., p. 1091, 2019. [13] S. Subhechha et al., VLSIT, p. T2.1, 2022. [14] K. Huang et al., VLSIT, p. T2.3, 2022. [15] U. Chand et al., VLSIT, p. T5.4, 2022. [16] Y. Zhou et al., Appl. Phys. Lett., vol. 111, p. 041901, 2017. [17] K. Maize et al., IEEE TED., vol. 61, p. 3047, 2014. [18] J. Noh et al., IEEE TED, vol. 69, p. 1186, 2021. [19] S. Burghartz et al., J. Nucl. Mater., vol. 212, p. 1065, 1994. [20] H. R. Shanks et al., Phys. Rev., vol. 130. p. 1743, 1963. [21] J. R. Olson et al., Phys. Rev. B, vol. 47, p. 14850, 1993. [22] H.-C. Chien et al., Rev. Sci. Instrum., vol. 79, p. 054902, 2008. [23] H. Zhou et al., ACS Omega, vol. 2, p. 7723, 2017.



Fig. 1. Device schematic of a TG ALD In<sub>2</sub>O<sub>3</sub> FET with various thermally conductive substrates. The unit of thermal conductivity ( $\kappa$ ) is W·m<sup>-1</sup>·K<sup>-1</sup>.



Fig. 4. Severe SHE deteriorates the device performance of a TG ALD In<sub>2</sub>O<sub>3</sub> FET with high PD.









Fig. 5. Schematic illustration of the ultrafast high-resolution TR imaging system setup.





Fig. 6. Working mechanism of the ultrafast high-resolution TR imaging equipment in time domain.



Fig. 3. Output characteristics of a TG ALD  $In_2O_3$  FET with short  $L_{ch}$  of 80 nm on a SiO<sub>2</sub>/Si substrate.



Fig. 7. Transformation from TR signal to a temperature scale.



Fig. 8. SHE visualization of In<sub>2</sub>O<sub>3</sub> FETs in experiments with substrates of (a) SiO<sub>2</sub>/Si, (b) sapphire, (c) highly resistive Si, and (d) diamond with various PD.



Fig. 9. Cross-sections of PDnormalized  $\Delta T$  of TG ALD In<sub>2</sub>O<sub>3</sub> FETs with different substrates.



Fig. 13. Simulation outcome of a TG  $In_2O_3$  device with  $L_{ch}$  of 400 nm and  $W_{ch}$  of 2  $\mu$ m.



Fig. 10.  $\Delta T$  extraction of TG ALD In<sub>2</sub>O<sub>3</sub> devices with different substrates and power densities.



Fig. 14. TR measurement of a TG  $In_2O_3$  device with  $L_{ch}$  of 400 nm and  $W_{ch}$  of 2  $\mu$ m.



Fig. 11. Comparison of the extrapolated  $\Delta T$  with different substrates given a constant PD.



Fig. 15. A false-color top-view image of a fabricated TG  $In_2O_3$  device with  $L_{ch}$  of 400 nm and  $W_{ch}$  of 2  $\mu$ m.



Fig. 12. Model design and mesh build-up of a TG  $In_2O_3$  device for heat-transfer simulation with a finite-element method.



Fig. 16. Cross-sections of the simulated and experimental results of  $\Delta T$  distribution.





Fig. 17. Output and transfer characteristics of an  $In_2O_3$  FET with  $L_{ch}$  of 100 nm and  $T_{ch}$  of 2.5 nm on a diamond substrate, performing ultrahigh  $I_D$  of 3.7 mA/µm under DC condition.

Fig. 18. Working mechanism of transient thermal property study with an ultrafast high-resolution TR imaging system.



Fig. 19. Transient TR characteristics of a TG ALD  $In_2O_3$  FET on HR Si substrate. The device was self-heated-up by applying a  $V_{DS}$  pulse starting at 0 ns and ending at 600 ns. (a)-(d) demonstrate the heat-up process while (e)-(h) demonstrate the cool-down process.







Fig. 22. Diagram sketch of pulse measurement setup in time domain. The light blue damping illustrates the bias stabilization process after being set to desired values.



Fig. 21. Time constant extraction of (a) heat-up and (b) cool-down processes from the transient  $\Delta T$  measurement results with HR Si substrate of Fig. 20. The t/ $\tau$  values are obtained by plugging the measured individual  $\Delta T(t)$  values into the indicated formulas.



HR Si substrate 200 with t<sub>pulse</sub> = 120 ns DC measurement 150 Power: 4.3 mA/µm @ 3.2 V (¥) 71 (¥)  $T_{ch} = 1.9 \text{ nm } \ln_2 O_3$  $L_{ch} / W_{ch} = 80 \text{ nm} / 2 \mu \text{m}$ 50 DC measurement Power: 2.65 mA/µm @ 1.8 V 200 400 0 600 800 1000 time (ns)



Fig. 24. Transient  $\Delta T$  calculation of DC and pulse measurements under respective highest PD in Fig. 23.