# **IOP**science

Home Search Collections Journals About Contact us My IOPscience

Electronic transport in InGaAs/Al\_2O\_3 nFinFETs

This content has been downloaded from IOPscience. Please scroll down to see the full text. 2014 Semicond. Sci. Technol. 29 075014 (http://iopscience.iop.org/0268-1242/29/7/075014) View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 128.46.220.161 This content was downloaded on 31/10/2014 at 19:58

Please note that terms and conditions apply.

Semicond. Sci. Technol. 29 (2014) 075014 (7pp)

# Electronic transport in InGaAs/Al<sub>2</sub>O<sub>3</sub> nFinFETs

## Shengwei Li<sup>1</sup>, Yaodong Hu<sup>1</sup>, Yangqing Wu<sup>3</sup>, Daming Huang<sup>1</sup>, Peide D Ye<sup>2</sup> and Ming-Fu Li<sup>1</sup>

<sup>1</sup> The State Key Lab ASIC & System, Department of Microelectronics, Fudan University, Shanghai 200433, People's Republic of China
<sup>2</sup> School of Electrical and Computer Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, IN 47907, USA
<sup>3</sup> National High Magnetic Field Center, Huazhong University of Science and technology, Wuhan, People's Republic of China

E-mail: dmhuang@fudan.edu.cn and mfli@fudan.edu.cn

Received 7 December 2013, revised 24 March 2014 Accepted for publication 10 April 2014 Published 16 May 2014

### Abstract

Based on the multiple subbands quasi-ballistic transport theory, we investigate the electronic transport of nano size In<sub>0.53</sub>Ga<sub>0.47</sub>As nFinFETs with Al<sub>2</sub>O<sub>3</sub> gate dielectric, emphasizing the saturation current region. 1D mobile charge density and gate capacitance density are introduced for the first time to describe the nano-FinFET transport property under volume inversion. With the extracted effective channel mobility of electrons in the linear region from our experiments, the electron mean free path  $\lambda$  in the channel with the value of 5–9 nm is obtained. With only one fitting parameter  $\alpha = 0.31$  for the critical length  $l = L \left(\frac{kT/q}{V_d}\right)^{\alpha}$  in the quasi-ballistic transport theory, the calculated drain current can fit all experimental data for various gate voltage  $V_g$ , source–drain voltage  $V_d$ , and temperature (240–332 K) in overall very good agreement. The backscattering coefficient *r* in the saturation region is larger than 0.8, indicating a large room for improvement for the present InGaAs FinFET technology and performance.

Keywords: In<sub>0.53</sub>Ga<sub>0.47</sub>As nFinFET, quasi ballistic transport, quantum capacitance, back-scattering coefficient, critical length

(Some figures may appear in colour only in the online journal)

### 1. Introduction

InGaAs compound semiconductor as a promising candidate to replace silicon as channel material in n-MOSFETs has attracted great attention recently due to its high electron mobility [1–8]. The new FinFET structure demonstrates its excellent gate control capability which suppresses the short channel effect effectively [9]. However, only few works have been reported on the electrical characteristics of InGaAs FinFET [2, 7, 8, 10].

This paper is an extension of [10] to investigate the transport property of  $In_{0.53}Ga_{0.47}As$  nFinFET with fin width  $W_{Fin} = 40$  nm, fin height  $H_{Fin} = 40$  nm, channel length L = 100 nm, Al<sub>2</sub>O<sub>3</sub> gate dielectric thickness of 5 nm, in the high  $V_d$  (saturation) region. Based on the quasi-ballistic transport theory [11, 12] and the extracted electron channel

mobility from our experimental data in the linear region, the electron mean free path, the backscattering coefficient, and the critical length of the InGaAs nFinFETs are discussed. The calculated drain currents are in good overall agreement with the experimental results for various  $V_g$  and  $V_d$ , and at different temperatures (240–332 K). The details on the device structure and fabrication process can be found in [7].

### 2. The characterization methodology

### 2.1. General considerations

The following points should be considered for our specific InGaAs nFinFET devices. (1) The conventional drift-diffusive transport model is not a rational starting point to characterize high mobility short channel InGaAs FETs. The quasiballistic transport theory developed by Lundstrom et al is a good starting point [11, 12] to be used in this work. (2) For Fin body of  $W_{\text{Fin}} = 40 \text{ nm}$ ,  $H_{\text{Fin}} = 40 \text{ nm}$ , and electron effective mass of  $In_{0.53}Ga_{0.47}As$ ,  $m^* = 0.043 m_0$  [13], electron quantum confinement effect should be considered. However, the quantized energy splitting is small and multiple subbands rather than one subband should be considered in the model. (3) The gate capacitance  $C_{\rm G}$  cannot be measured accurately due to the high density of interface traps [14] and very small gate area of the FinFET. The  $C_{\rm G}$  consisting of the oxide capacitance  $C_{OX}$  and quantum capacitance  $C_{O}$  is estimated by careful simulation. (4) For nano FinFET under volume inversion, 1D line densities of mobile charge  $Q_n$  and gate capacitance  $C_{\rm G}$  along the channel direction are introduced [10]. They are more appropriate than the 2D surface density of mobile charge and gate capacitance used in the conventional MOSFET modeling to describe nano InGaAs FinFET devices.

### 2.2. Electron quantization, volume versus surface inversion

Two methods have been used for the electron quantization calculations.

(1) Flat bottom well (FBW) with infinitely high barrier approximation, the quantized energies  $E_i$  can be expressed by [15]:

$$E_i = \frac{i^2 \pi^2 \mathbf{h}^2}{2m^* L^2}, \ i = 1, 2, 3...$$
(1)

(2) Numerical solution of Schrödinger equation with the bent bottom of conduction band (BBB) obtained by Synopsys Sentaurus Device simulation tool for the FinFET structure. This method is denoted by BBB method.

Figure 1(a) shows the geometry of the FinFET with 40 nm fin width, 40 nm fin height and 100 nm fin length. Figure 1(b) shows the bottom of the conduction band  $E_C(Z)$  profile in the FinFET channel. Using this  $E_C(Z)$  with infinitely high barrier approximation at two interface sites Z = 0 and 40 nm, the quantized energies  $E_i$  and the wave functions  $\psi_i(Z)$  can be obtained by numerical solution of the Schrödinger equation. The wave functions shown in figure 1(c) indicate volume inversion in the channel. The quantized energies obtained by BBB method are quite close to the  $E_i$  obtained by the FBW approximation as shown in figure 2. Both methods obtain very close results of calculations in the following sections.

### 2.3. The cyclic coupled equations loop

Denote Q(0) as the 1D line density of mobile charge along the channel length at the top of the source–channel barrier. Modifying the equation of Q(0) in [12] for one subband 2D surface mobile charge density to multiple subbands 1D line mobile charge density, Q(0) can be expressed by:

$$Q(0) = \sum_{i=1}^{\infty} Q_i(0)$$
  
=  $\frac{1}{2} q H_{\text{Fin}} N_{2D}$   
 $\times \sum_{i=1}^{\infty} \left( (1+r) \mathcal{I}_0(\eta_F^i) + (1-r) \mathcal{I}_0\left(\eta_F^i - \frac{q V_d}{k_B T}\right) \right)$  (2)

$$N_{2D} = \frac{m^* k_B T}{\pi h^2} \tag{2a}$$

here  $\eta_F^i = (E_f - E_i)/k_BT$ ,  $E_f$  is the Fermi level,  $E_i$  is the bottom energy of the *i*th subband.  $\mathcal{I}_j(\eta_F)$  is the *j*th Fermi—Dirac integral [16]. The drain current  $I_d$  in [12] can be modified to:

$$I_{d} = \langle v_{\text{thermal}} \rangle \left( \frac{1-r}{1+r} \right)$$

$$\times \sum_{i=1}^{\infty} \left[ \mathcal{Q}_{i}(0) \cdot \frac{\mathcal{I}_{1/2}(\eta_{F}^{i})}{\mathcal{I}_{0}(\eta_{F}^{i})} \right]$$

$$\times \left[ \frac{1 - \frac{\mathcal{I}_{1/2}(\eta_{F}^{i} - qV_{d}/k_{B}T)}{\mathcal{I}_{1/2}(\eta_{F}^{i})}}{1 + \left(\frac{1-r}{1+r}\right) \frac{\mathcal{I}_{0}(\eta_{F}^{i} - qV_{d}/k_{B}T)}{\mathcal{I}_{0}(\eta_{F}^{i})}} \right]$$
(3)

where  $\langle v_{\text{thermal}} \rangle$  is the electron thermal velocity

$$\langle v_{\text{thermal}} \rangle = \sqrt{\frac{2k_BT}{\pi m_n^*}}$$

r is the back scattering coefficient which is defined as [11, 12]

$$r = \frac{l}{l+\lambda} \tag{4}$$

with *l* the critical length:

$$l = Min\left[L, L\left(\frac{k_B T/q}{V_d}\right)^{\alpha}\right]$$
(5)

 $\alpha$  is a fitting parameter related to the potential variation profile along the channel direction [12], and  $\lambda$  is the electron mean free path [10]:

$$\lambda = \frac{(2kT/q)\tilde{\mu}_n}{\langle v_{\text{thermal}} \rangle} \frac{\sum_{i=1}^{\infty} \mathcal{I}_0(\eta_F^i)}{\sum_{i=1}^{\infty} \mathcal{I}_{-1/2}(\eta_F^i)}$$
(6)



**Figure 1.** (a) The FinFET geometry, (b) the bottom of the conduction band  $E_{\rm C}(Z)$  profile extracted at Y = 20 nm, X = 60 nm, by Synopsys Sentaurus Device simulation at  $V_{\rm d} = 0.1$  V, and different  $V_{\rm g}$ - $V_{\rm th}$ . The lowest quantized energy  $E_1$  at different  $V_{\rm g}$  bias is also shown. (c) The wave function distribution of the lowest 4 subbands for  $V_{\rm g}$ - $V_{\rm th} = 0.8$  V, indicating volume inversion rather than surface inversion in the channel.



**Figure 2.** Comparison of quantized energies  $E_i$  calculated by FBW and BBB methods, respectively. FBW method is very simple, however, with reasonable accuracy.

In the saturation region  $I_{d,saturation}$  in (3) is reduced to

$$I_{d,\text{saturation}} \approx \langle v_{\text{thermal}} \rangle \left( \frac{1-r}{1+r} \right) \sum_{i=1}^{\infty} \left( Q_i(0) \frac{\mathcal{I}_{1/2}(\eta_F^i)}{\mathcal{I}_0(\eta_F^i)} \right)$$
$$= \frac{(1-r)}{2} q N_{2D} H_{\text{Fin}} \langle v_{\text{thermal}} \rangle \sum_{i=1}^{\infty} \mathcal{I}_{1/2}(\eta_F^i)$$
(3S)

To compare  $I_d$  calculated by (3) with the experimental data of  $I_d$  as functions of  $V_g$  and  $V_d$ , the relationship between  $V_g$  and  $\eta_F^1$  can be obtained by using the following procedure. Since a change in the gate voltage  $dV_g$  induces a change in the Fin inversion potential  $dV_Q$  by

$$dV_{\varrho} = \left(C_G/C_{\varrho}\right)dV_g,\tag{7}$$

here  $C_{\rm G}$  is the line density for the 1D gate capacitance which

consists of two components in series:

$$C_G(V) = \frac{C_{\rm OX}C_Q}{C_{\rm OX} + C_Q} \tag{8}$$

The line density for the 1D oxide capacitance  $C_{OX}$  with Al<sub>2</sub>O<sub>3</sub> of thickness  $t_{OX} = 5$  nm and dielectric constant  $\varepsilon_{Al_2O_3} = 8$  [17] is

$$C_{\rm ox} = \frac{\varepsilon_{\rm Al_2O_3}\varepsilon_0 \left(W_{\rm Fin} + 2H_{\rm Fin}\right)}{t_{ox}}$$
$$= \left(14fF/\mu m^2\right) \left(W_{\rm Fin} + 2H_{\rm Fin}\right) = 1.70fF/\mu m \tag{9}$$

The line density for the 1D quantum capacitance  $C_Q$  shown in (7) and (8) is the derivative of 1D charge density in the channel with respect to surface potential  $V_Q$ . By (2), we have

$$C_{Q} = \frac{q^{2}m^{*}}{2\pi\hbar^{2}}H_{\text{Fin}}$$

$$\times \sum_{i=1}^{\infty} \left( (1+r)\mathcal{I}_{-1}(\eta_{F}^{i}) + (1-r)\mathcal{I}_{-1}\left(\eta_{F}^{i} - \frac{qV_{d}}{k_{B}T}\right) \right)$$

$$= (1.15\text{fF}/\mu\text{m})$$

$$\times \sum_{i=1}^{\infty} \left( (1+r)\mathcal{I}_{-1}(\eta_{F}^{i}) + (1-r)\mathcal{I}_{-1}\left(\eta_{F}^{i} - \frac{qV_{d}}{k_{B}T}\right) \right) (10)$$

Note that when  $V_d$  is high, the surface inversion potential  $V_Q$  and charge density Q are not uniform along the channel. Therefore in (2) and (10), Q(0) and  $V_Q(0)$  represent respectively the 1D charge density and the surface potential at the channel locating at the top of the source-channel barrier. Integrating (7) in both sides, we obtain

$$V_g(\eta_F^1) - V_{\rm th} = \int_{\eta_{F\rm th}}^{\eta_F} \frac{C_o kT}{q C_G} d\eta_F \tag{11}$$

where  $\eta_{Fth}^{l}$  represents the  $\eta_{F}^{l}$  when the gate voltage equals the



**Figure 3.** The flow diagram of calculation of equations (3), (4), (6), (10), and (11).

threshold voltage  $V_{\text{th}}$  and the electron 2D density in the channel is about  $10^{11} \text{ cm}^{-2}$  [18].

Equations (4), (6), (10), and (11) are cyclic coupled. They can be solved by iteration procedure with the initial condition r = 1, with very rapid convergence. The converged r and  $\eta_F^i$  values are substituted into (3) to calculate the  $I_d$ . Figure 3 shows the calculation flow diagram of the iteration procedure.

### 3. Calculation results compared with our experiments

Figure 4 shows the 1D charge density Q(0) calculated by traditional method in Si MOSFETs [19],

$$Q(0) = C_{\rm OX} \left( V_{\rm g} - V_{\rm th} \right), \tag{12}$$

and by our model of equations (2), (8), (9), (10), and (11). The large difference between two methods is due to the small effective mass and therefore small quantum capacitance of the InGaAs channel. Figure 3 indicates a heavy overestimation of the channel mobile charge density and therefore an underestimation of the extracted channel mobility using (12).



**Figure 4.** Comparison of 1D charge density calculated by  $C_{\text{OX}}(V_{\text{g}}-V_{\text{th}})$  (dashed line) and our model (solid lines).  $W_{\text{Fin}} = 40$  nm,  $H_{\text{Fin}} = 40$  nm, L = 100 nm, and  $t_{\text{OX}} = 5$  nm.



**Figure 5.** The calculated  $\eta_F^{T}$  at different gate voltage and temperature using (10) and (11).

### 3.1. The cyclic coupled equations loop solved by iteration

Figure 5 shows the calculated Fermi level  $\eta_F^l$  versus  $(V_g-V_{th})$  at different temperature. The  $\eta_F^l$  increases more slowly with  $V_g$  when  $V_g$  is larger. This reflects that when  $V_g$  increases, more subbands are occupied and the quantum capacitance increases. The electron mean free path  $\lambda$  can be calculated by (6) using the  $\mu_n$  values obtained in [10]. The results are shown in figure 6.

### 3.2. Comparison with the experiments-the DIBL effect

To compare with experimental  $I_d$ - $V_d$  curve with fixed  $V_g$ , DIBL effect must be considered since the threshold voltage



**Figure 6.** The electron mean free path  $\lambda$  in the In<sub>0.53</sub>Ga<sub>0.47</sub>As nFinFET channel calculated by (6) and the channel mobility  $\mu_n$  obtained in [10].  $V_d = 0.6$  V.



**Figure 7.**  $DIBL = -dV_{th}/dV_d$  extracted from  $I_d - V_g$  curves of In<sub>0.53</sub>Ga<sub>0.47</sub>As nFinFET with L = 100 nm at different temperatures.

 $V_{\rm th}$  decreases with increasing  $V_{\rm d}$ . Figure 7 shows the DIBL as a function of temperature extracted from the measured  $I_{\rm d}-V_{\rm g}$ data with different  $V_{\rm d}$ . Consequently, in the conventional  $I_{\rm d}-V_{\rm d}$  plot, each measured  $I_{\rm d}-V_{\rm d}$  curve with fixed  $V_{\rm g}$  has larger  $V_{\rm g}-V_{\rm th}$  value when  $V_{\rm d}$  is larger. Correspondingly,  $\eta_F^I$  is larger, while  $\lambda$  is smaller. On the other hand, parameter  $\alpha$  in (5) is adjusted to fit all calculated  $I_{\rm d}$  at different  $V_{\rm g}$ ,  $V_{\rm d}$ , and temperature *T* to get an overall agreement with experimental data. When  $\alpha = 0.31$ , the calculated  $I_{\rm d}$  using (3) and the measured  $I_{\rm d}$ curves are shown in figures 8(a) and (b). The calculated results show overall good agreement with experimental  $I_{\rm d}$  for various  $V_{\rm g}$ ,  $V_{\rm d}$ , and temperature.



**Figure 8.** Comparison of calculated drain current  $I_d$  (solid lines) and experimental results (dashed lines) of  $In_{0.53}Ga_{0.47}As$  nFinFET with  $W_{\text{Fin}} = 40$  nm,  $H_{\text{Fin}} = 40$  nm, L = 100 nm,  $t_{\text{OX}} = 5$  nm. The experimental results are measured by Agilent 4156C and after source-drain resistance correction [20]. (a)  $I_d - V_d$  curves at T = 332 K. (b)  $I_d$  at  $V_d = 0.4$  V at different  $V_g$  and different temperatures.

### 3.3. Back-scattering coefficient in the saturation region

Figure 9 shows the backscattering coefficient *r* and the critical length in the saturation region. In the present  $In_{0.53}Ga_{0.47}As$  nFinFET with 100 nm channel length, the *r* is higher than 0.8, indicating a large potential of improvement can be made for the  $In_{0.53}Ga_{0.47}As$  nFinFET technology and performance.

### 4. Discussion

The short mean free paths and the abnormal phenomenon that  $\lambda$  increases with increasing temperature, as indicated in



**Figure 9.** The calculated backscattering coefficient *r* defined in (4), (5) with  $V_d = 0.6 \text{ V}$ , using the experimental mean free path  $\lambda$  in figure 6, the critical length  $l = L \left(\frac{k_B T/q}{V_d}\right)^{0.31}$  and channel length L = 100 nm. The inset is the critical length versus  $V_d$  and *T*.

figure 6, are probably due to the existence of a high density of acceptor interface traps and border oxide traps in the conduction band of In<sub>0.53</sub>Ga<sub>0.47</sub>As in the InGaAs/Al<sub>2</sub>O<sub>3</sub> interface. The high density of traps in the InGaAs/Al<sub>2</sub>O<sub>3</sub> interface has been reported by many researchers reflecting in dispersion of C-V curves [14, 21], larger than ideal subthreshold slope [14, 22], Fermi pinning and mobility degradation [23] or directly measurements by charge pumping [14, 22] or C-V[24] methods. There are two effects of these traps to the mobility or mean free path assessment: (1) the high density of traps may respond to the charge density induced by  $V_{g}$ . As a result, the real mobile charge density and therefore the measured  $I_d$  are reduced. Zhu *et al* [25] have developed a method of correction to estimate the real mobile charge density out of high density of interface trap charge. (2) The charged traps induce additional Coulomb scattering mobility component  $\mu_{\text{Coulomb}}$ , which increases with increasing temperature [19]. It is consistent with our experimental result. Therefore, the method stated in this paper underestimates the real mobility and mean free path since we have not considered the trap effect. We would not follow the method in [25] since we cannot measure the gate capacitance, and higher real mobility is actually not beneficial to higher  $I_d$ . We would rather follow the conventional mobility studies [26-28], and ascribe the degraded effective mobility to the existence of high acceptor trap density. The results shown in this work indicate that there is a large room to improve the present InGaAs n-FinFET fabrication technology by improving the InGaAs/dielectric interface to reduce the acceptor like interface trap and border trap energy densities in the InGaAs conduction band.

The agreement between calculated and experimental I-V curves in figure 8 is not perfect at higher  $V_d$ . This may reflect that introducing a critical length with only one parameter  $\alpha$  in (5) is not accurate enough and could be further improved. On the other hand, the DIBL constants shown in figure 7 are sensitive to the slope of the curves at high  $V_d$  range, but may introduce some errors or uncertainty by different methods to extract the  $V_{th}$  from the I-V curves.

### 5. Conclusion

The multiple subbands quasi-ballistic transport theory is used to characterize the nano In<sub>0.53</sub>Ga<sub>0.47</sub>As/Al<sub>2</sub>O<sub>3</sub> nFinFET, emphasizing the saturation region. 1D mobile charge density and gate capacitance density are adopted to describe the electron transport property in the channel under volume inversion. The quantum capacitance, which plays a more important role in estimating the mobile charge density than in Si MOSFET with the same scaling geometry, due to much smaller electron effective mass in InGaAs, is carefully modeled. The electron mean free path in the channel is in the range of 5–9 nm. The critical length, and the backscattering coefficients in the saturation region are evaluated. The calculated drain currents  $I_d$  with only one fitting parameter  $\alpha = 0.31$  for the critical length  $l = L \left(\frac{kT/q}{V_d}\right)^{\alpha}$  are in overall good agreement with all experimental data with various  $V_{\rm g}$ ,  $V_{\rm d}$ , and temperature. The backscattering coefficient at the saturation region is larger than 0.8, indicating large room for improvement for InGaAs nMOSFETs technology and performance.

### Acknowledgement

The work at Fudan was supported by National Natural Science Foundation of China project #60936005, the Micro/ Nano-electronics Science and Technology Innovation Platform of Fudan University. The work at Purdue was supported by NSF and the SRC FCRP MSD Focus Center.

### References

- [1] del Alamo J A 2011 Nature 479 317-23
- [2] Radosavljevic M et al 2010 IEEE Int. Electron Device Meeting 6.1.1-4
- [3] Kim S H, Yokoyama M, Taoka N, Nakane R, Yasuda T, Ichikawa O, Fukuhara N, Hata M, Takenaka M and Takagi S 2012 Symp. VLSI Tech. 177–8
- [4] Huang J et al 2009 IEEE Int. Electron Device Meeting 1–4
  [5] Heyns M et al 2011 IEEE Int. Electron Device Meeting
- 13.1.1–4[6] Oh H J, Lin J Q, Suleiman S A B, Lo G Q, Kwong D L,
- Chi D Z and Lee S J 2009 IEEE Int. Electron Device Meeting 1–4
- [7] Wu Y Q, Wang R S, Shen T, Gu J J and Ye P D 2009 IEEE Int. Electron Device Meeting 1–4

- [8] Chin H-C, Gong X, Wang L, Lee H K, Shi L and Yeo Y-C 2011 IEEE Electron Device Lett. 32 146–8
- [9] Hisamoto D, Lee W C, Kedzierski J, Takeuchi H, Asano K, Kuo C, Andrson E, King T J, Borker H and Hu C 2000 IEEE Trans. Electron Devices 47 2320–5
- [10] Hu Y D, Li S W, Jiao G F, Wu Y Q, Huang D M, Ye P D and Li M F 2013 IEEE Trans. Nanotechnology 12 806–9
- [11] Lundstrom M 2008 Physics of nanoscale transistors. Lecture 4: Carrier scattering in nanoscale MOSFETs p 35, Lecture 3A: Physics of nanoscale transistors p 29 and p 31, and lecture 3B: Theory of ballistic MOSFET, Available: http://www. nanohub.org/resource/5306
- [12] Rahman A and Lundstrom M S 2002 IEEE Trans. Electron Devices 49 481–9
- [13] Vurgaftman I, Meyer J R and Ram-Mohan L R 2001 J. Appl. Phys. 89 5815–75
- [14] Varghese D, Xuan Y, Wu Y Q, Shen T, Ye P D and Alam M A 2008 IEEE Int. Electron Device Meeting 1–4
- [15] Li M-F 1994 Modern Semiconductor Quantum Physics (Singapore: World Scientific)
- [16] Blackmore J S 1982 Solid State Electronics 25 1067–76
- [17] Gu J J, Liu Y Q, Wu Y Q, Colby R, Gorde R G and Ye P D 2011 IEEE Int. Electron Device Meeting 33.2.1–4

- [18] Takagi S, Takayanagi M and Toriumi A 1998 *IEEE Int. Electron Device Meeting* 619–22
- [19] Sze S M 1981 *Physics of semiconductor devices* (New York: Wiley)
- [20] Schroder D K 2006 Semiconductor material and device characterization (Hoboken, NJ: Wiley)
- [21] Yu Y, Wang L, Yu B, Shin B, Ahn J, Mcintyre P C, Asbeck P M, Rodwell M J W and Taur Y 2011 *IEEE Electron Device Lett.* 32 485–7
- [22] Jiao G F, Yao C J, Xuan Y, Huang D M, Ye P D and Li M F 2012 IEEE Trans. Electron Devices 59 1661–7
- [23] Taoka N et al 2011 Int. Electron Device Meeting 27.2.1-4
- [24] Hurley P K et al 2013 IEEE Trans. Device and Materials Reliability 13 429–42
- [25] Zhu W, Han J P and Ma T P 2004 IEEE Trans. Electron Devices 51 98–1
- [26] Takagi S, Toriumi A, Iwase M and Tango H 1994 IEEE Trans. Electron Devices 41 2357–62
- [27] Sun S C and Plummer J D 1980 IEEE Trans. Electron Devices 27 1487–507
- [28] Hsu F C and Tam S 1984 *IEEE Trans. Electron Devices* 5 50–2